

Version: 1.4

Release date: 13 January 2017

## © 2015 - 2017 MediaTek Inc.

This document contains information that is proprietary to MediaTek Inc. ("MediaTek") and/or its licensor(s). MediaTek cannot grant you permission for any material that is owned by third parties. You may only use or reproduce this document if you have agreed to and been bound by the applicable license agreement with MediaTek ("License Agreement") and been granted explicit permission within the License Agreement ("Permitted User"). If you are not a Permitted User, please cease any access or use of this document immediately. Any unauthorized use, reproduction or disclosure of this document in whole or in part is strictly prohibited. THIS DOCUMENT IS PROVIDED ON AN "AS-IS" BASIS ONLY. MEDIATEK EXPRESSLY DISCLAIMS ANY AND ALL WARRANTIES OF ANY KIND AND SHALL IN NO EVENT BE LIABLE FOR ANY CLAIMS RELATING TO OR ARISING OUT OF THIS DOCUMENT OR ANY USE OR INABILITY TO USE THEREOF. Specifications contained herein are subject to change without notice.



# **Document Revision History**

| Revision | Date              | Description                                                                                                    |
|----------|-------------------|----------------------------------------------------------------------------------------------------------------|
| 0.1      | 26 June 2015      | Initial draft                                                                                                  |
| 0.2      | 11 December 2015  | Document format update                                                                                         |
| 0.31     | 29 January 2016   | Review completed                                                                                               |
| 0.41     | 28 April 2016     | Update power performance                                                                                       |
| 0.9      | 17 May 2016       | Update PMU AUXADC specifications                                                                               |
| 1.0      | 06 June 2016      | Update BT specifications                                                                                       |
| 1.1      | 14 September 2016 | Update platform performance specification                                                                      |
| 1.2      | 30 September 2016 | Update pin-mux description, power consumption data, peripheral functions by power scenario, and clock sources. |
| 1.3      | 04 November 2016  | Update MT2523S information                                                                                     |
| 1.4      | 13 January 2017   | Update interface timing diagram                                                                                |



### **Features**

#### **Platform**

- 208MHz ARM® Cortex®-M4 with FPU
- High power efficiency with system DVFS
  - o 1.3V, 208MHz
  - o 1.2V, 104MHz
  - o 1.1V, 104MHz
  - o 0.9V, 26MHz
  - o 0.7V, 32kHz
- Hardware DVS from deep sleep (0.7V) to active (0.9V or above)
- Fast 7μs wakeup from sleep to active
- Hardware DFS from 1.6MHz to 208MHz
- 17 DMA channels
- One RTC timer and six GPTs
- Crypto engine AES 128/192/256 bits
- True random number generator
- Ambient temperature from -40°C to 85°C

### Memory

- 160kB SRAMs
  - o Zero-wait state
  - Maximum frequency 208MHz
- 32kB L1 cache
  - High hit rate
  - Zero-wait state
  - o Maximum frequency 208MHz
- Embedded flash
  - Sleep current 100nA
  - o Maximum frequency 78MHz
- Embedded pseudo SRAM

- Sleep current 10μA
- o Maximum frequency 104MHz

## Connectivity

- One USB2.0
- Two SDIO v2.0
- Three I2C (3.4Mbps) interfaces
- Three UARTs (3Mbps)
- Four SPI master and one SPI slave (13MHz)
- I2S master or slave
- PCM master
- Dual PDM digital MIC
- Six PWM channels
- 38 GPIOs
- 5 channel 12-bit AUXADC
- 10-bit general purpose DAC
- 3 x 3 matrix keypad

## Bluetooth

- Bluetooth specification 4.2
- Dual mode (Bluetooth and Bluetooth LE)
- Integrated T/R switch, Balun and PA
- PA provides 7.5dBm output power
- Bluetooth and Bluetooth LE receiver sensitivity of -93dBm and -96.5dBm, respectively
- Up to 7 simultaneous active ACL links
- One SCO or eSCO link with CVSD/mSBC coding

#### **Audio codec**

- AAC/SBC for Bluetooth audio
- CVSD/mSBC for Bluetooth speech
- PCM playback with 8-48kHz sample rate

© 2015 - 2017 MediaTek Inc.

Page ii of iii



• PCM record with 8kHz and 16kHz sample rate

#### Display

- Hardware 2D accelerator supporting:
  - 4 overlay layers
  - ARGB8888, RGB888, RGB565, ARGB6666
  - BitBlt supports 7 rotation types
  - Alpha blending and font drawing
  - Hardware display rotation
- Four blending layers with individual color depth, window size, vertical and horizontal offset, source key, dither and alpha value
- Read frame buffer format RGB565, RGB888, ARGB8888, PARGB8888, ARGB6666, PARGB6666, YUYV422, index-4, index-2 and index-1 color
- DBI serial interface supporting 320 x 320 pixels and 30fps resolution
- 1-lane MIPI DSI interface with 480x320 pixels and 30fps resolution (not supported in MT2523S)

#### Camera

- MediaTek camera serial interface
- VGA at 30fps with YUV422 or RGB565

## **Power management**

- Wide Li+ battery voltage from 3.0V to 4.8V
- Multiple power supplies for 1.8V, 2.8V and 3.3V
- Power switch of 1.8V, 2.8V, 3.3V for low power mode
- High efficiency buck (from 0.7V to 1.3V) for SOC platform
- Pulse charger supports BC1.2
- 15-bit AUXADC for BATSNS
- Hardware thermal shutdown protection
- Supports LED current sink
- Supports Vibrator driver

- Supports WDT system reset
- Supports power key and long press shutdown

### GNSS (MT2523G only)

- GPS, GLONASS, GALILEO and BEIDOU
- Supports multi-GNSS including QZSS, SBAS ranging
- Supports WAAS/EGNOS/MSAS/GAGAN
- 12 multi-tone active interference cancellers (ISSCC2011 award)
- Indoor and outdoor multi-path detection and compensation
- Supports FCC E911 compliance and A-GPS

#### **Package**

- Highly integrated chipset technology
- MT2523G: 9.2 x 6.0 x 1.05mm 246-ball TFBGA with 0.4mm pitch (with GNSS)
- MT2523D: 6.2 x 5.8 x 1.05mm 165-ball TFBGA with 0.4mm pitch
- MT2523S: 6.2 x 5.8 x 1.05mm 165-ball TFBGA with 0.4mm pitch

© 2015 - 2017 MediaTek Inc.

Page iii of iii



# **Table of contents**

| 1. | Over | view                                              | 7   |
|----|------|---------------------------------------------------|-----|
|    | 1.1. | Platform                                          | 7   |
|    | 1.2. | Multimedia                                        | 11  |
|    | 1.3. | Audio                                             | 12  |
|    | 1.4. | Bluetooth                                         | 13  |
|    | 1.5. | Debugging                                         | 14  |
|    | 1.6. | Power management                                  | 14  |
|    | 1.7. | Package                                           | 14  |
| 2. | Func | tional Overview                                   | 15  |
|    | 2.1. | Host Processor Subsystem                          | 15  |
|    | 2.2. | Boot mode                                         | 17  |
|    | 2.3. | Clock source architecture                         | 18  |
|    | 2.4. | Communication Interface                           | 21  |
|    | 2.5. | Peripherals                                       | 22  |
|    | 2.6. | Analog baseband                                   | 23  |
|    | 2.7. | Audio front-end                                   | 31  |
| 3. | Blue | tooth RF Subsystem                                | 34  |
|    | 3.1. | Bluetooth description                             | 34  |
|    | 3.2. | Functional specifications                         |     |
| 4. | Powe | er Management Unit                                |     |
|    | 4.1. | Power supply schemes                              |     |
|    | 4.2. | Voltage regulator                                 |     |
|    | 4.3. | Low power mode                                    |     |
|    | 4.4. | Pulse Charger (PCHR)                              |     |
|    | 4.5. | Power On/Off sequence                             |     |
|    | 4.6. | LED current sink (ISINK)                          |     |
|    | 4.7. | Vibrator driver                                   |     |
|    | 4.8. | PMU AUXADC                                        |     |
| 5. | Low  | Power Control System                              |     |
|    | 5.1. | Power sources                                     |     |
|    | 5.2. | MTCMOS power domain                               |     |
|    | 5.3. | Power modes                                       |     |
|    | 5.4. | Power performance summary                         |     |
|    | 5.5. | Peripheral constraints and voltage for power mode |     |
| 6. |      | Description                                       |     |
|    | 6.1. | MT2523G ball diagram                              |     |
|    | 6.2. | MT2523D and MT2523S ball diagram                  |     |
|    | 6.3. | MT2523 series pins                                |     |
|    | 6.4. | MT2523 series pins                                |     |
| _  | _    |                                                   |     |
| 7. | -    | em Configuration                                  |     |
|    | 7.1. | System mode selection and trapping                |     |
| 8. |      | rical Characteristics                             | _   |
|    | 8.1. | Absolute maximum ratings                          |     |
|    | 8.2. | Operating conditions                              |     |
|    | 8.3. | Communications interfaces                         |     |
|    | 8.4. | Display controller                                |     |
|    | 8.5. | MIPI DBI TYPE-C interface characteristics         | 105 |



|     | 8.6.  | MIPI DBI TYPE-C Interface Color Coding               | 108 |
|-----|-------|------------------------------------------------------|-----|
|     | 8.7.  | MIPI DSI interface characteristics                   | 110 |
|     | 8.8.  | MIPI DSI Interface Color Coding                      | 115 |
| 9.  | Pack  | age Information                                      | 117 |
|     | 9.1.  | MT2523G mechanical data of the package               | 117 |
|     | 9.2.  | MT2523G thermal operating specifications             | 119 |
|     | 9.3.  | MT2523D and MT2523S package mechanical data          | 120 |
|     | 9.4.  | MT2523D and MT2523S thermal operating specifications | 122 |
|     |       | MT2523 series lead-free packaging                    |     |
| 10. | Orde  | ering Information                                    | 123 |
|     | 10.1. | MT2523 series top marking definition                 | 123 |



# Lists of tables and figures

| Table 1.1-1. MT2523 series chipset comparison                            | 7  |
|--------------------------------------------------------------------------|----|
| Table 1.1-2. MT2523 series peripherals                                   | 10 |
| Table 2.1-1. MT2523 series bus connection                                | 17 |
| Table 2.4-1. USB2.0 features                                             | 22 |
| Table 2.6-1. GPDAC specifications                                        | 24 |
| Table 2.6-2. Auxiliary ADC input channel                                 | 25 |
| Table 2.6-3. Auxiliary ADC specifications                                | 25 |
| Table 2.6-4. Functional specifications of analog voice blocks            | 26 |
| Table 2.6-5. Functional specifications of analog audio blocks            | 27 |
| Table 2.6-6. MPLL specifications                                         | 29 |
| Table 2.6-7. UPLL specifications                                         | 29 |
| Table 2.6-8. DDS specifications                                          | 30 |
| Table 2.6-9. HFOSC specifications                                        | 30 |
| Table 2.6-10. LFOSC specifications                                       | 30 |
| Table 2.7-1. Clock jitter of DAI and EDI                                 | 33 |
| Table 3.2-1. Basic Data Rate – receiver specifications                   | 35 |
| Table 3.2-2. Basic Data Rate – transmitter specification                 | 35 |
| Table 3.2-3. Enhanced Data Rate –Receiver Specifications                 | 36 |
| Table 3.2-4. Enhanced Data Rate – transmitter specifications             | 37 |
| Table 3.2-5. Bluetooth LE – receiver specifications                      | 37 |
| Table 3.2-6. Bluetooth LE – transmitter specification                    |    |
| Table 4.1-1. LDO input power plan                                        | 40 |
| Table 4.2-1. LDO types and brief specifications                          | 42 |
| Table 4.2-2. LDO specifications                                          | 43 |
| Table 4.2-3. VCORE specifications                                        | 45 |
| Table 4.3-1. LDO mode quiescent current                                  | 46 |
| Table 4.4-1. Charger detection specifications                            | 49 |
| Table 4.4-2. Pre-charge specifications                                   | 49 |
| Table 4.4-3. Constant current specifications                             |    |
| Table 4.4-4. Constant voltage and over-voltage protection specifications | 50 |
| Table 4.4-5. BC1.2 specifications                                        | 50 |
| Table 4.6-1. ISINK specifications                                        | 53 |
| Table 4.8-1. Application and input range of ADC channels                 | 54 |
| Table 4.8-2. AUXADC specifications                                       | 54 |
| Table 5.2-1. The MTCMOS power domain                                     | 57 |
| Table 5.3-1. Power modes                                                 | 57 |
| Table 5.4-1. Current consumption in different power modes                | 58 |
| Table 5.5-1. Always-on power domain peripherals                          | 61 |
| Table 5.5-2. INFRA_PD power-down domain peripherals                      | 61 |
| Table 6.1-1. MT2523G pin coordinates                                     |    |
| Table 6.2-1. MT2523D and MT2523S pin coordinates                         | 66 |

# MEDIATEK

# MT2523 Series Datasheet

| Table 6.3-1. Acronym for pin types and I/O structure                                                     | 68  |
|----------------------------------------------------------------------------------------------------------|-----|
| Table 6.3-2. MT2523 series pin function description and power domain (group1)                            | 69  |
| Table 6.3-3. MT2523 series pin function description and power domain (group2)                            | 73  |
| Table 6.3-4. Pins for GNSS module functionality (MT2523G only)                                           | 76  |
| Table 6.4-1. PinMux description                                                                          | 80  |
| Table 7.1-1. Mode selection                                                                              |     |
| Table 8.1-1. Absolute maximum ratings for power supply                                                   | 84  |
| Table 8.1-2. Absolute maximum ratings for I/O power supply                                               | 84  |
| Table 8.1-3. Absolute maximum ratings for voltage input                                                  | 84  |
| Table 8.1-4. Absolute maximum ratings for storage temperature                                            | 84  |
| Table 8.1-5. Absolute maximum ratings for GNSS (MT2523G only)                                            | 84  |
| Table 8.2-1. General operating conditions                                                                | 85  |
| Table 8.2-2. Recommended operating conditions for power supply                                           |     |
| Table 8.2-3. Recommended operating conditions for voltage input                                          | 85  |
| Table 8.2-4. Recommended operating conditions for operating temperature                                  | 85  |
| Table 8.2-5. Recommended operating conditions for GNSS (MT2523G only)                                    | 86  |
| Table 8.2-6. Electrical characteristics                                                                  |     |
| Table 8.2-7. General DC characteristics                                                                  | 88  |
| Table 8.2-8. DC electrical characteristics for 2.8 volts operation                                       |     |
| Table 8.2-9. DC electrical characteristics for 1.8V voltage operation                                    | 89  |
| Table 8.2-10. DC electrical characteristics for 1.1V voltage operation (for FORCE_ON and 32K_OUT)        | 89  |
| Table 8.2-11. SMPS DC characteristics                                                                    | 90  |
| Table 8.2-12. TCXO LDO DC characteristics                                                                | 90  |
| Table 8.2-13. TCXO SWITCH DC characteristics                                                             | 90  |
| Table 8.2-14. 1.1 volts core LDO DC characteristics                                                      | 90  |
| Table 8.2-15. 1.1V RTC LDO DC characteristics                                                            | 91  |
| Table 8.2-16. 32kHz crystal oscillator (XOSC32)                                                          | 91  |
| Table 8.2-17. DC electrical characteristics for RF part                                                  | 91  |
| Table8.2-18. RX chain (GPS+GLONASS mode)                                                                 | 91  |
| Table 8.2-19. Crystal oscillator (XO)                                                                    | 91  |
| Table 8.2-20. DCXO Characteristics (TA = 250C, VDD = 1.8V unless otherwise stated) (1)                   | 92  |
| Table 8.2-21. Functional specifications of XOSC32                                                        | 92  |
| Table 8.2-22. Recommended parameters for 32kHz crystal                                                   | 93  |
| Table 8.2-23. ESD electrical characteristic of MT2523 series                                             | 93  |
| Table 8.3-1. SPI master interface characteristics                                                        | 94  |
| Table 8.3-2. SPI slave interface characteristics                                                         | 95  |
| Table 8.3-3. I2S master interface characteristics                                                        | 95  |
| Table 8.3-4. I2C interface characteristics                                                               | 96  |
| Table 8.3-5. SD controller Threshold Level for High Voltage (BUS operating conditions for 3.3V signaling |     |
| Table 8.3-6. SD controller interface characteristics (Default Speed Mode)                                | 98  |
| Table 8.3-7. SD controller interface characteristics (high-speed mode)                                   |     |
| Table 8.3-8. eMMC interface push-pull signal level2.7V – 3.6V V <sub>CCQ</sub> range (high voltage eMMC) | 100 |
| Table 8.3-9. eMMC interface push-pull signal level1.70V – 1.95V V <sub>CCQ</sub> voltage range           |     |
| Table 8.3-10. eMMC interface characteristics (backward-compatible device)                                | 101 |

© 2015 – 2017 MediaTek Inc.

Page 4 of 124



| Table 8.3-11. eMMC interface characteristics (High-speed Device)          | 102 |
|---------------------------------------------------------------------------|-----|
| Table 8.3-12. USB2.0 interface characteristics                            | 103 |
| Table 8.5-1. Serial interface characteristics during write operation      | 107 |
| Table 8.5-2. Serial interface characteristics during read operation       | 107 |
| Table 8.7-1 HS transmitter DC specifications                              | 110 |
| Table 8.7-2 HS Transmitter AC Specifications                              | 111 |
| Table 8.7-3 LP Transmitter AC Specifications                              | 111 |
| Table 8.7-4. HS clock transmission timing parameters                      | 112 |
| Table 8.7-5. HS data transmission timing parameter                        | 113 |
| Table 8.7-6. Low power mode timing parameter                              | 114 |
| Table 9.2-1. MT2523G thermal operating specifications                     | 119 |
| Table 9.4-1. MT2523D thermal operating specifications                     | 122 |
| Table 10.1-1. Ordering information                                        | 124 |
| Figure 1-1. MT2523 chipset architecture (only MT2523G with GNSS feature)  |     |
| Figure 1-2. MT2523 series features                                        |     |
| Figure 2-1. MT2523 series clock source architecture                       | 20  |
| Figure 2-2. Block diagram of audio mixed-signal blocks                    | 26  |
| Figure 2-3. Block diagram of PLL clock sources                            |     |
| Figure 2-4. Digital circuits of the audio front-end                       |     |
| Figure 2-5. Timing diagram of Bluetooth application                       |     |
| Figure 2-6. Timing diagram of different clock rate Bluetooth applications | 32  |
| Figure 2-7. EDI Format 1: EIAJ (FMT = 0)                                  |     |
| Figure 2-8. EDI Format 1: I2S (FMT = 1)                                   |     |
| Figure 3-1. Bluetooth RF transceiver system                               | 34  |
| Figure 4-1. MT2523 series PMU architecture                                | 39  |
| Figure 4-2. MT2523 series power domain                                    | 41  |
| Figure 4-3. General LDO block diagram                                     | 42  |
| Figure 4-4. PCHR schematics                                               | 47  |
| Figure 4-5. Charging control modes                                        | 48  |
| Figure 4-6. Power-on/off control sequence by pressing PWRKEY              | 51  |
| Figure 4-7. Power-on/off control sequence by charger plug in              | 52  |
| Figure 4-8. ISINK block diagram                                           | 53  |
| Figure 5-1. Power sources provided by PMU for system power planning       | 56  |
| Figure 6-1. MT2523G ball diagram and top view                             | 63  |
| Figure 6-2. MT2523D and MT2523S ball diagram and top view                 | 66  |
| Figure 6-3. GPIO block diagram                                            | 78  |
| Figure 8-1. SPI master interface timing diagram (CPHA=0)                  | 93  |
| Figure 8-2. SPI master interface timing diagram (CPHA=1)                  | 94  |
| Figure 8-3. SPI slave interface timing diagram (CPHA=0)                   | 94  |
| Figure 8-4. SPI slave interface timing diagram (CPHA=1)                   | 95  |
| Figure 8-5. I2S master interface timing diagram                           |     |
| Figure 8-6. I2C interface timing diagram                                  | 96  |
| Figure 8-7. SD controller input timing (default speed mode)               | 97  |

© 2015 – 2017 MediaTek Inc.

Page 5 of 124

This document contains information that is proprietary to MediaTek Inc. ("MediaTek") and/or its licensor(s). Any unauthorized use, reproduction or disclosure of this document in whole or in part is strictly prohibited.



| Figure 8-8. SD controller output timing (default speed mode)                                    | 98           |
|-------------------------------------------------------------------------------------------------|--------------|
| Figure 8-9. SD controller input timing (high-speed mode)                                        | 99           |
| Figure 8-10. SD controller output timing (high-speed mode)                                      | 99           |
| Figure 8-11. eMMC interface timing diagram                                                      | 101          |
| Figure 8-12. USB2.0 interface timing diagram (Full-Speed)                                       | 103          |
| Figure 8-13. USB2.0 interface timing diagram (high-speed)                                       | 103          |
| Figure 8-14. 3-wire serial data interface                                                       | 106          |
| Figure 8-15. 4-wire serial data interface                                                       | 106          |
| Figure 8-16. 2-data pin mode                                                                    | 106          |
| Figure 8-17. 3-wire serial interface                                                            | 107          |
| Figure 8-18. 3-wire serial interface (A0+8-bit)                                                 | 108          |
| Figure 8-19. 3-wire serial interface (A0+9-bit)                                                 | 108          |
| Figure 8-20. 4-wire serial interface write (8-bit)                                              | 109          |
| Figure 8-21. 2-data-pin mode write (A0+8-bit)                                                   | 109          |
| Figure 8-22. 2-data-pin mode write (A0+9-bit)                                                   | 110          |
| Figure 8-23. 2-data-pin mode write (A0+12-bit)                                                  | 110          |
| Figure 8-24. HS clock transmission                                                              | 112          |
| Figure 8-25. HS data transmission in bursts                                                     | 113          |
| Figure 8-26. Turnaround procedure from MCU to display module                                    | 114          |
| Figure 8-27. Turnaround procedure from display module to MCU                                    | 114          |
| Figure 8-28. Pixel format of RGB565                                                             | 115          |
| Figure 8-29. Pixel format of loose RGB666                                                       |              |
| Figure 8-30. Pixel format of RGB565                                                             | 116          |
| Figure 9-1. Outlines and dimensions of MT2523G TFBGA 9.2 mm*6 mm, 246-ball, 0.4mm pitcl         | h package119 |
| Figure 9-2. Outlines and dimensions of MT2523D and MT2523S TFBGA 6.2 mm*5.8 mm, 165-<br>package |              |
| Figure 10-1. Mass production top marking of MT2523G                                             | 123          |
| Figure 10-2. Mass production top marking of MT2523D                                             | 123          |
| Figure 10-3 Mass production top marking of MT2523S                                              | 124          |



## 1. Overview

MediaTek MT2523 series is a monolithic chip integrating leading edge power management unit, analog baseband and radio circuitry based on the low-power CMOS process.

MT2523 series is a feature-rich and powerful single-chip, ANT hardware ready solution with Bluetooth and Bluetooth Low Energy (LE) connectivity support. Based on ARM Cortex-M4 processor, MT2523 series processing power, along with high bandwidth architecture and dedicated hardware support, provides a platform for high-performance wearable and leading edge sensor control applications.

MT2523 series is optimized for wearable products with the following strengths:

- Small package size.
- Low power consumption for active and idle modes.
- Dynamic voltage scaling for optimized computing power.
- Built-in sensor hub and optimized sensor data capture engine.

#### 1.1. Platform

MT2523 series runs on Cortex-M4 RISC processor targeting the best trade-off between system performance and power consumption. It also supports internal 32.768kHz real-time clock (RTC) and an internal charger on PMU.

MT2523 series also provides a co-processor to offload the control for Bluetooth or GNSS connectivity.

For large amount of data transfers, high-performance direct memory access (DMA) with hardware flow control is implemented to enhance the data transaction speed while reducing the MCU processing load.

A special sensor DMA provides sensor data capture with low power consumption.

MT2523 series provides hardware security digital rights management for copyright protection. To further safeguard and protect the manufacturer's investment in development, hardware flash content protection is provided to prevent unauthorized porting of the software load.

Table 1.1-1 shows the comparison of MT2523 series chipsets, Figure 1-1 shows the detailed block diagram of MT2523 series chipsets and Figure 1-2 shows the MT2523 system architecture.

Item MT2523G MT2523D MT2523S 9.2mm x 6mm x 1.05mm 6.2mm x 5.8mm x 1.05mm 6.2mm x 5.8mm x 1.05mm Package size Package ball, pitch 246-ball, 0.4mm pitch 165-ball, 0.4mm pitch 165-ball, 0.4mm pitch **GNSS** 0 SiP flash size 32Mbits 32Mbits 16Mbits SiP PSRAM size 32Mbits 32Mbits 8Mbits MIPI DSI interface 0 0

Table 1.1-1. MT2523 series chipset comparison

# MEDIATEK

## MT2523 Series Datasheet



Figure 1-1. MT2523 chipset architecture (only MT2523G with GNSS feature)

© 2015 - 2017 MediaTek Inc.

Page 8 of 124

This document contains information that is proprietary to MediaTek Inc. ("MediaTek") and/or its licensor(s). Any unauthorized use, reproduction or disclosure of this document in whole or in part is strictly prohibited.



| UART/I2S | CAM LCM                   |                                       | PMU            |
|----------|---------------------------|---------------------------------------|----------------|
| USB-HS   | SiP Flash                 | SiP SRAM                              | Keypad         |
| I2C      | Cortex-M4 with fl<br>2081 | ADC 12-bit<br>DAC 10-bit              |                |
| SDIO     | SRAM/cache<br>160kB       | · · · · · · · · · · · · · · · · · · · |                |
| SPI      | RTC                       | Bluetooth® 2.1                        | Bluetooth® 4.2 |

Figure 1-2. MT2523 series features

#### 1.1.1. MCU

The supported MCU has the following components and features.

- 208MHz ARM® Cortex®-M4 with floating point unit (FPU).
- High power efficiency with system DVFS.
  - o 1.3V, 208MHz
  - o 1.2V, 104MHz
  - o 1.1V, 104MHz
  - o 0.9V, 26MHz
  - o 0.7V, 32kHz
- Hardware DVS from deep sleep (0.7V) to active (0.9V or above)
- Fast 7μs wakeup from sleep to active
- Hardware DFS from 1.6MHz to 208MHz

## 1.1.2. **Memory**

MT2523 series is embedded with MediaTek-patented low power PSRAM to improve active and idle current consumption.

- MT2523 series support serial flash with various operating frequencies and flash sizes.
  - o 160kB SRAMs
  - Zero-wait state
  - o Maximum frequency 208MHz
- 32kB L1 cache
  - High hit rate
  - Zero-wait state

© 2015 - 2017 MediaTek Inc.

Page 9 of 124



- o Maximum frequency 208MHz
- SiP Embedded flash
  - Sleep current 100nA
  - o Maximum frequency 78MHz
- SiP Embedded pseudo SRAM
  - Sleep current 10μA
  - o Maximum frequency 104MHz

#### 1.1.3. Clock source

- 26MHz Digitally Controlled Crystal Oscillator (DCXO), that can supply reference clock for PLLs.
- USB PLL (UPLL) controlled by DCXO with 312MHz fixed frequency.
- Main PLL (MPLL) controlled by UPLL with a maximum frequency at 624MHz.
- Low Frequency RC oscillator (LFOSC) with a maximum frequency at 26MHz. Low power consumption with large frequency variation.
- High Frequency RC oscillator (HFOSC), with a maximum frequency at 312MHz. Low power consumption with large frequency variation.
- 32.768kHz low-speed external crystal (XOSC32K).
- 32.768kHz low-speed internal clock fed from DCXO (DCXO32K).
- 32kHz low-speed internal RC (EOSC32K) with large frequency variation (±5%).

#### 1.1.4. Interfaces and peripherals

MT2523 series supports UART, I2C, SPI, USB 2.0 HS/FS, SDIO and SD storage systems.

MT2523 series brings together all necessary peripheral blocks for multimedia wearable products. The peripheral blocks include real-time clock, PWM and GPIOs, see Table 1.1-2.

Table 1.1-2. MT2523 series peripherals

| Peripheral | Counts               | Description               |
|------------|----------------------|---------------------------|
| Timer      | 3                    | -                         |
| Keypad     | 3 x 3 keypad scanner | With double key detection |
| PWM        | 6                    | -                         |
| UART       | 4                    | Up to 3Mbps               |
| USB        | 1                    | 2.0 High-Speed            |
| I2C        | 3                    | 400kbps, Up to 3.4Mbp     |
| 12S        | 1 master             | _                         |
|            | 1 slave              |                           |
| SDIO       | 2                    | v2.0                      |
| SPI        | 4 masters            | _                         |

© 2015 - 2017 MediaTek Inc.

Page 10 of 124





| Peripheral      | Counts               | Description                       |
|-----------------|----------------------|-----------------------------------|
|                 | 1 slave              |                                   |
| LCM for display | 1 serial I/F         | MediaTek serial interface         |
|                 | 1 lane MIPI DSI      |                                   |
| CAM for camera  | 1 serial I/F         | MediaTek serial interface         |
| ADC/DAC         | 5-channel 12-bit ADC | _                                 |
|                 | 1-channel 10-bit DAC |                                   |
| GPIO            | 38                   | Up to 38 ports with 20 interrupts |
| Crypto engine   | 1                    | Supports AES-CBC/AES-ECB mode.    |
|                 |                      | • Key length – 128/192/256 bits.  |

#### 1.2. Multimedia

The MT2523 series multimedia subsystem provides MediaTek proprietary serial interface for cameras with a camera resolution of up to VGA resolution size and MediaTek proprietary serial interface and MIPI interface for LCM. The resolution of LCM with MIDP DSI interface is up to 480 x 320 pixels and 320 x 320 pixels for DBI serial interface.

The software-based codec can be used to process various video types. To take advantage of the high MCU performance, GIF and PNG decoders are implemented by the software.

In addition, MT2523 series are implemented with a high-performance audio synthesis technology and a high-quality audio amplifier. MT2523 also provides voice command feature for wearable applications.

#### 1.2.1. LCD controller

- Supports simultaneous connection to two serial LCD modules.
- Supports DBI serial interface.
- Supports MIPI DSI interface.
- Supported LCM formats RGB565, RGB666, RGB888.
- Supports LCD module with maximum resolution of 320 x 320 pixels.
- Per pixel alpha channel.
- True color engine.
- Supports hardware display rotation.
- Capable of combining display memories with up to four blending layers.

## 1.2.2. MIPI DSI interface (MT2523S not support MIPI DSI interface)

- Single clock and single data lane.
- Maximum resolution of 480 x 320 pixels.
- Throughput of up to 100 Mbps.
- Bidirectional data transmission in low-power mode.
- Uni-directional data transmission in high-speed mode.

© 2015 - 2017 MediaTek Inc.

Page 11 of 124



- 128-entry command queue for command transmission.
- Supports three types of video modes sync-event, sync-pulse and burst mode.
- Supports non-continuous high-speed transmission in data lanes.
- Supports command mode frame transmission-free run.
- Supports peripheral tearing effect (TE) and external TE signal detection.
- Low power mode control.
- Low frame-rate (LFR) technique.

#### 1.2.3. 2D accelerator

- Supports 32-bpp ARGB8888, 24-bpp RGB888, 16-bpp RGB565 and 24-bpp ARGB6666.
- Four layers of overlay with individual color format, window size, source key, constant alpha and rotation.
- Rectangle fill with constant.
- Bit-boundary block transfer (BitBlt). Supports up to seven rotation types.
- Alpha blending with seven rotation types, per-pixel alpha and pre-multiplied alpha.
- Font drawing. Normal font and anti-aliasing font (Display Adaptive Ambient Light Controller).

## 1.2.4. Display adaptive ambient light controller

- 33-bin weighted histogram.
- DRE enhancement for sunlight visibility.
- CABC compensation for backlight power saving.

## 1.3. Audio

Using a highly integrated mixed-signal audio front-end, the MT2523 series architecture enables audio interfacing with direct connection to the audio transducers. The audio interface integrates A/D converters for voice band, as well as high-resolution stereo D/A converters for both audio and voice bands.

#### 1.3.1. Audio CODEC

- Supports AAC and SBC codecs for Bluetooth audio.
- Supports CVSD and mSBC codecs for Bluetooth speech.
- Pure PCM playback for 8-48kHz sample rate.
- Pure PCM record for 8kHz and 16kHz sample rates.

## 1.3.2. Audio interface and audio front-end

- Pure PCM record for 8kHz and 16kHz sample rates.
- Supports master I2S interface.
- Supports master PCM interface.
- Supports dual PDM microphone.

© 2015 - 2017 MediaTek Inc.

Page 12 of 124



- High-resolution D/A converters for stereo audio playback.
- Voice band A/D converter support.
- Stereo to mono conversion.

### 1.4. Bluetooth

MT2523 series offers a highly integrated Bluetooth radio and baseband processor. Only a minimum of external components is required.

MT2523 series is fully compliant with Bluetooth version 4.2, upgradable to later versions, including BR/EDR and Bluetooth LE and offers enhanced data rates of up to 3Mbps. It also provides the coexistence protocol with IEEE 802.11 protocol.

#### 1.4.1. Radio

- Fully compliant with Bluetooth core specification 4.2.
- Low-IF architecture with high degree of linearity and high order channel filter.
- Integrated T/R switch and balun.
- Fully integrated PA provides 7.5dBm output power.
- -95dBm sensitivity with interference rejection performance.
- Hardware AGC dynamically adjusts receiver performance in changing environments.

#### 1.4.2. Baseband

- Up to seven simultaneous active ACL links.
- Up to eight simultaneous active Bluetooth LE links.
- A single SCO or eSCO link with CVSD/mSBC coding.
- Up to two simultaneous ACL slave links and four simultaneous Bluetooth LE links for audio or voice application, basic rate A2DP.
- AFH and PTA collaborative support for WLAN/Bluetooth coexistence.
- Idle mode and sleep mode enables ultra-low power consumption.
- Supports PCM interface and built-in programmable transcoders for linear voice with re-transmission.
- Built-in hardware modem engine for access code correlation, header error correction, forward error correction, CRC, whitening and encryption.
- Channel quality driven data rate adaptation.
- Channel assessment for AFH.

#### 1.4.3. Core

- Feasibility Bluetooth host subsystem in Cortex-M4 MCU to support customized applications.
- Embedded processor for Bluetooth controller subsystem with built-in memory system.
- Fully verified ROM based system with code patch for feature enhancement.

© 2015 - 2017 MediaTek Inc.

Page 13 of 124



# 1.5. Debugging

The JTAG interface enables in-circuit debugging of the software program with the CPU. With this standardized debugging interface, the MT2523 chipset provides a wide selection of ARM development kits from different third-party vendors.

# 1.6. Power management

The power management is embedded in MT2523 series, including Li-ion battery charger, high performance and low quiescent current LDOs and drivers for LED and backlight.

MT2523 series offers various low-power features to help reduce system power consumption. The chipset is fabricated in an advanced low-power CMOS process to provide an overall ultra-low leakage current consumption.

# 1.7. Package

- MT2523G is offered in a 9.2mm × 6mm, 246-ball, 0.4mm pitch, TFBGA package.
- MT2523D is offered in a 6.2mm × 5.8mm, 165-ball, 0.4mm pitch, TFBGA package.
- MT2523S is offered in a 6.2mm × 5.8mm, 165-ball, 0.4mm pitch, TFBGA package.



## 2. Functional Overview

## 2.1. Host Processor Subsystem

#### 2.1.1. ARM® Cortex®-M4 with FPU

The Cortex-M4 with FPU is a low-power processor with 3-stage pipeline Harvard architecture. It has reduced pin count and low power consumption and delivers very high performance efficiency and low interrupt latency, making it ideal for embedded microcontroller products.

The processor incorporates:

- IEEE754-compliant single-precision floating-point computation unit (FPU).
- A Nested Vectored Interrupt Controller (NVIC) to achieve low latency interrupt processing.
- Enhanced system debugging with extensive breakpoint and trace capabilities.
- An optional Memory Protection Unit (MPU) to ensure platform security robustness.

The Cortex-M4 executes the Thumb®-2 instruction set with 32-bit architecture, with the high code density of 8-bit and 16-bit microcontrollers. The instruction set is fully backward compatible with Cortex-M3/M0+.

MT2523 series has further enhanced the Cortex-M4 with floating point processor to reduce the power by another 11% (in Dhrystone) compared to the original Cortex-M4. Low power consumption is a significant feature for IoT and Wearables application development.

#### 2.1.2. Cache controller

A configurable 32kB cache is implemented to improve the code fetch performance when the CPU accesses a non-zero wait-state memory such as EMI, external flash or boot ROM through the on-chip bus.

The core cache is a small block of memory containing a copy of small portion of cacheable data in the external memory. If the CPU reads a cacheable datum, the datum will be copied to the core cache. Once the CPU requests the same datum again, it can be obtained directly from the core cache (called cache hit) instead of fetching it again from the external memory to achieve zero wait-state latency.

The cache can be disabled and this block of memory can be turned into tightly coupled memory (TCM), a high-speed memory for normal data storage. The sizes of TCM and cache can be set to one of the following four configurations:

- 32kB cache, 128kB TCM
- 16kB cache, 144kB TCM
- 8kB cache, 152kB TCM
- 0kB cache, 160kB TCM

#### 2.1.3. Memory management

Three types of memories are implemented for use:

1) On-die memories (SRAMs) up to 160kB at CPU clock speed with zero wait state.

© 2015 - 2017 MediaTek Inc.

Page 15 of 124



- 2) Embedded flash to store programs and data.
- 3) Embedded pseudo SRAM (PSRAM) for application storage.

160kB SRAMs are composed of TCMs and L1 caches. L1 cache (up to 32kB) is implemented to improve processor access performance of the long latency memories (flash and PSRAM).

TCMs are designed for high-speed, low latency and low power demanding applications. Each TCM has its own power state; active, retention or power-down. TCM must be in active state for normal read and write access. Retention state saves the SRAM content and consumes the minimum leakage current with no access. Power-down loses the content and consumes almost zero power.

Other internal AHB masters including DMA or multimedia sub-system for low power applications can also access the TCMs. These applications can run on TCM without powering on PSRAM or Flash to save more power.

Boot ROM is also implemented for processor boot-up and its content is unchangeable.

## 2.1.4. Memory Protection Unit

The Memory Protection Unit (MPU) is an optional component to manage the CPU access to memory. The MPU provides full support for:

- Protection regions (up to 8 regions and can be further divided up into 8 sub-regions).
- Overlapping protection regions, with region priority.
- Access permissions.
- Exporting memory attributes to the system.

The MPU is useful for applications where a critical code has to be protected against the misbehavior of other tasks. It can be used to define access rules, enforce privilege rules and separate processes.

## 2.1.5. Nested Vectored Interrupt Controller

The Nested Vectored Interrupt Controller (NVIC) supports up to 64 maskable interrupts and 16 interrupt lines of Cortex-M4 MCU with 64 priority levels. The NVIC and the processor core interface are closely coupled to enable low latency interrupt processing and efficient processing of late arriving interrupts. The NVIC maintains knowledge of the stacked or nested interrupts to enable tail-chaining of interrupts. The processor supports both level and pulse interrupts with programmable active-high or low control.

## 2.1.6. External Interrupt Controller

The external interrupt or event controller (EINT) consists of 32 edge/level detector lines used to generate interrupt or event requests. Each line can be independently configured to select the trigger event (rising edge, falling edge, both and level) and can be masked independently. A pending register maintains the status of the interrupt requests. Up to 31 GPIOs can be connected to 20 external interrupt lines.

#### 2.1.7. Bus architecture

To better support various IoT applications, MT2523 series adopts 32-bit multi-AHB matrix to provide low-power, fast and flexible data operation. Table 2.1-1 shows the interconnections between bus masters and slaves.

- The bus masters include the Cortex-M4 MCU, four SPI masters, SPI slave, Debug system, Multimedia (MM) system, USB and three DMAs.
- The bus slaves include the Always On (AO) domain APB peripherals, Power Down (PD) domain APB peripherals, TCM, SFC, EMI, MDSYS and BTSYS.

© 2015 - 2017 MediaTek Inc.

Page 16 of 124



| Tuble 2.1-1. WIT2323 Series bus connection |                      |           |        |               |     |           |              |               |              |
|--------------------------------------------|----------------------|-----------|--------|---------------|-----|-----------|--------------|---------------|--------------|
| Master<br>Slave                            | ARM<br>Cortex-<br>M4 | AO<br>DMA | PD DMA | Sensor<br>DMA | USB | MM<br>SYS | Debug<br>SYS | SPI<br>Master | SPI<br>Slave |
| AO APB<br>Peripherals                      | •                    | •         |        |               |     |           |              |               |              |
| PD APB<br>Peripherals                      | •                    |           | •      | •             |     |           |              | •             | •            |
| ТСМ                                        | •                    | •         | •      | •             |     | •         |              | •             | •            |
| EMI                                        | •                    | •         | •      | •             | •   | •         | •            | •             | •            |
| SFC                                        | •                    | •         | •      | •             |     |           |              | •             | •            |
| Audio DSP                                  | •                    |           | •      | •             |     |           |              | •             | •            |
| BTSYS                                      | •                    |           | •      | •             |     |           |              | •             | •            |

Table 2.1-1. MT2523 series bus connection

### 2.1.8. Direct Memory Access Controller

MT2523 series chipset features three Direct Memory Access Controller (DMA) controllers, containing total of 18 channels in power-down and always-on power domains, respectively. They manage data transfer between the peripheral devices and memory.

There are three types of DMA channels in the DMA controller – full-size DMA channel, half-size DMA channel and virtual FIFO DMA for different peripheral devices. DMA controllers support ring-buffer and double-buffer memory data transactions.

To improve bus efficiency, the DMA controllers provide an unaligned-word access function. When this function is enabled, it can automatically convert the address format from the unaligned type to aligned type, ensuring compliance with the AHB/APB protocol.

Each peripheral device is connected to a dedicated DMA channel that can configure transfer data sizes, source address and destination address by software. The DMA controllers can be used with the following peripherals:

- Two MSDCs
- Two I2C interfaces
- Four UART interfaces
- A single BTIF

#### 2.2. Boot mode

While the chip is starting up, the on-chip boot ROM is executed to determine the next booting sequence, either flash download mode or normal boot mode.

© 2015 - 2017 MediaTek Inc.

Page 17 of 124



- Flash download mode. The bootloader is located in the embedded flash and can be reprogrammed through UART or USB interface. For USB, there are two methods to trigger the download flow USB autodetection by USB plug-in or pulling the pin GPIO\_B2 to low.
- Normal boot up mode. In this mode, boot ROM copies the bootloader from embedded flash to the
  internal memory, without entering flash download mode. When the system finishes boot ROM execution,
  it will jump to bootloader and execute it.

## 2.3. Clock source architecture

The clock controller (see Figure 2-1) distributes the clocks from different oscillators to the core circuit and the peripherals. It also manages clock gating for low-power modes and ensures clock robustness. The clock controller features:

- **Clock prescaler** provides the best trade-off between speed and current consumption. The clock frequency to the CPU and peripherals can be adjusted by a programmable prescaler.
- Safe clock switching clock sources can be adjusted during runtime through a configuration register.
- **Clock management** reduces the power consumption, the clock controller can stop the clock of the core circuit, individual peripherals or memory. The AHB and APB clocks support dynamic clock slow down or gating when bus fabric is idle.
- System clock source four different clock sources can be used to drive the master clock (F<sub>CPU</sub> and F<sub>MEMS</sub>):
  - o 26MHz Digitally Controlled Crystal Oscillator (DCXO) that can supply reference clock for PLLs.
  - Main PLL (MPLL) fed by reference clock from UPLL that in turn is fed by DCXO, with a maximum frequency at 624MHz.
  - $\circ$  Low Frequency RC oscillator (LFOSC) low power consumption with large frequency variation.
  - High Frequency RC oscillator (HFOSC) low power consumption with large frequency variation.
- Auxiliary clock source Three low power clock sources to drive the real-time clock. In 32k-less mode, DCXO32K and EOSC32K are used, while in 32k mode only XOSC32K is used:
  - 32.768kHz low-speed external crystal (XOSC32K).
  - 32.768kHz low-speed internal clock fed by DCXO (DCXO32K).
  - o 32kHz low-speed internal RC (EOSC32K) with larger frequency variation compared to DCXO and XOSC.
- Peripheral clock sources Three types of peripheral clock source options are used. Each peripheral
  has its own gating register:
  - Peripherals, such as USB, CAM, MSDC, UARTs, DSP, LCD and SFC have their own independent clock sources based on the system clock. HFOSC and MPLL, each having independent outputs enabling high flexibility, can generate independent clocks for MSDC, DSP, LCD and SFC. UPLL can generate independent clocks for USB and CAM.
  - The clock source of peripherals, including I2C\_D2D, I2C2, DMA, DMA\_AO, SPISLV and BTIF is the same as AHB2/APB2 bus clock (F<sub>PERI</sub>).
  - The clock source of multi-media related peripherals, including G2D, CAMINF, RESIZER, ROTDMA, PAD2CAM and DSI is the same as AHB1/APB1 bus clock (F<sub>MEMS</sub>).

© 2015 - 2017 MediaTek Inc.

Page 18 of 124





 The clock source of low-speed peripherals, including I2CO, I2C1, SPI, SENSOR\_DMA, AUXADC and EFUSE is from general 26MHz MUX.

#### Clock-out capability.

- o FREF. Outputs 26MHz DCXO clock by control GPIO45.
- o CLKOUT. Outputs 32kHz clock based on 32k or 32k-less mode.

26MHz DCXO is selected as a default CPU clock when powering up or resetting the chip. This clock source serves as an input to a set of cascaded PLLs (UPLL and MPLL) to increase the CPU frequency (FCPU) up to 208MHz when VCORE is 1.3V. The application can then select the system clock as either Low Frequency RC oscillator (LFOSC) or High Frequency RC oscillator (HFOSC) to decrease power consumption while frequency variation is acceptable. LFOSC can provide maximum of 26MHz clock while HFSOC can provide maximum of 312MHz clock. The CPU can switch to HFOSC 104MHz as DVFS option while working at VCORE 1.1V. Several prescalers allow the configuration of the memory domain AHB buses. The maximum frequency of the AHB1 and APB1 buses (FMEMS) is 104MHz. The maximum frequency of peripheral AHB2 and high-speed APB2 buses (FPERI) is 62.4MHz, while the maximum frequency of the low-speed APB3 domains is 26MHz. The frequency ratio of FCPU and FMEMS needs to be 2:1. When VCORE is 0.9V, the maximum frequency of the FCPU is 26MHz, FMEMS and FPERI are at 13MHz. The device has dedicated BTPLL and MIPIPLL to operate Bluetooth and MIPI.





Figure 2-1. MT2523 series clock source architecture



#### 2.4. Communication Interface

### 2.4.1. Universal Asynchronous Receiver Transmitter

MT2523 series chipset houses four Universal Asynchronous Receiver Transmitters (UARTs). UARTs provide full duplex serial communication channel between the baseband chipset and external devices. UART has both M16C450 and M16550A modes of operation compatible with a range of standard software drivers.

UARTs support baud rates from 110bps up to 921,600bps and baud rate auto-detection function. They provide hardware and software flow control of the RTS/CTS signals.

UARTs can configure data transfer lengths from 5 to 8 bits, with an optional parity bit and one or two stop bits by software. They can be served by the DMA controller.

## 2.4.2. Serial Peripheral Interface

MT2523 series chipset features four Serial Peripheral Interface (SPI) master controllers and one SPI slave controller to receive/transmit device data using SPI protocol. The SPI controllers can communicate at up to 13 Mbps. SPI master controllers support two chip select outputs to connect the controller to two devices simultaneously.

The chip select signal and SPI clock of SPI master controllers are configurable. The SPI controllers also support DMA mode for large number of data transmission.

## 2.4.3. Inter-Integrated Circuit Interface

MT2523 series chipset provides three Inter-Integrated Circuit Interface (I2C) master controllers. There are three types of speed modes in the I2C controllers: standard mode (100k bit/s), fast mode (400k bit/s) and high-speed mode (3.4M bit/s), supporting 7-bit/10-bit addressing and can be served by the DMA controller. The I2C package size supports up to 65,535 bytes per transfer and 255 transfers per transaction in DMA mode, and 8 bytes per transfer in non-DMA mode. START/STOP/REPEATED START condition can be increased to support single or multi transfer. These features can be configured by software upon our customers' requirements.

## 2.4.4. SD memory card controller

The controller fully supports the SD memory card bus protocol as defined in SD Memory Card Specification Part 1 Physical Layer Specification version 2.0.

Furthermore, the controller also partially supports the SDIO card specification version 2.0. However, the controller can only be configured as the host of the SD memory card. Hereafter, the controller is abbreviated as the SD controller.

Main features of the controller:

- 16 or 32-bit access for control registers.
- Built-in CRC circuit.
- · CRC generation can be disabled.
- Supports DMA.
- Data rate of up to 48 Mbps in serial mode, 48 x 4Mbps in parallel model. The module is targeted at 48MHz operating clock.
- The serial clock rate on SD bus is programmable.
- Card detection capability in sleep mode.

© 2015 - 2017 MediaTek Inc.

Page 21 of 124



• Power control for memory card.

## 2.4.5. USB2.0 high-speed device controller

USB2.0 controller supports high-speed (480Mbps), full-speed (12Mbps) and low-speed (1.5Mbps) modes. USB2.0 controller provides two endpoints to receive packets and four endpoints to send packets. These endpoints can be individually configured in the software to handle either bulk transfers, interrupt transfers or isochronous transfers. There are four DMA channels, and the embedded RAM size is configurable up to 3,264 bytes. The embedded RAM can be dynamically configured for each endpoint. For more details, see Table 2.4-1.

FeatureDescriptionSpeedHS (480MHz), FS (12MHz), LS (1.5MHz)Enhanced featureGeneric deviceEndpoint4TX/2RXDMA channel4Embedded RAM3264 bytes

Table 2.4-1. USB2.0 features

# 2.5. Peripherals

#### 2.5.1. Pulse-Width Modulation

There are six Pulse-Width Modulation (PWM) controllers to generate pulse signals. The duty cycle, high time and low time of pulse signals can be programmed. The PWM controllers can be configured to use either 13MHz or 32.768kHz clock source to support a wide range of output pulse frequencies.

## 2.5.2. General Purpose Inputs/Outputs

Each of the General Purpose Inputs/Outputs (GPIO) pins are software configurable as output (push-pull or open-drain) or as input (with or without pull-up or pull-down) that supports input floating with buffer gating to reduce power consumption. Most of the GPIO pins are multiplexed with peripheral functions and have selectable output driving strength. Fast I/O signal transmission allows maximum I/O toggling speed of up to 100MHz. Besides, IO toggling is allowed even when the chip operates in deep sleep mode voltage (0.7V).

#### 2.5.3. Keypad scanner

MT2523 series platform provides a keypad hardware module. The keypad supports two types of keypads: 3 x 3 single keys and 3 x 3 configurable double keys.

The 3 x 3 keypad supports a matrix with 3\*3\*2 = 18 keys. The 18 keys are divided into 9 subgroups, and each group consists of two keys and a  $20\Omega$  resistor. The keypad de-bounce time can be configured for your operation.

#### 2.5.4. General Purpose Timer

The general purpose timer (GPT) includes five 32-bit timers and one 64-bit timer. Each timer has four operation modes — ONE-SHOT, REPEAT, KEEP-GO and FREERUN, and can operate on one of the two clock sources; RTC clock (32.768kHz) and system clock (13MHz).

© 2015 - 2017 MediaTek Inc.

Page 22 of 124



#### 2.5.5. Real Time Clock

The Real Time Clock (RTC) module provides time and data information, as well as 32.768kHz clock. The clock source is selected between three clock sources: one from the external (XOSC32) and two from the internal (DCXO, EOSC32). If the clock source is internal, the clock source can be configured in software or hardware selection mode. The hardware selection mode automatically switches between the two embedded clock sources at different VBAT levels. The RTC block has an independent power supply. When the MT2523 series platform is powered off, a dedicated regulator will supply power to the RTC block. In addition to providing timing data, an alarm interrupt will be generated and can be used to power up the baseband core. Regulator interrupts corresponding to seconds, minutes, hours and days can be generated whenever the time counter value reaches the maximum value. The year span is supported up to 2,127. The maximum day-of-month values, which depend on the leap year condition, are stored in the RTC block.

#### 2.5.6. True Random Number Generator

The True Random Number Generator (TRNG) is a device in power-down domain that generates random numbers based on the ring oscillator output that is sensitive to the PVT (process, voltage and temperature) variation. The utilized ring oscillator includes Hybrid Fibonacci Ring Oscillator (H-FIRO), Hybrid Ring Oscillator (H-RO) and Hybrid Galois Ring Oscillator (H-GARO). Von Neumann extractor is used to balance the 0/1 probability of the generated random numbers. Error detection detects if the generation time exceeds the timeout limit while enabling the Von Neumann extractor. IRQ is issued when random number is successfully generated or timeout error occurred.

## 2.5.7. General Purpose Counter

The general purpose counter (GPC) is to count the signal toggle times of chip I/O, and calculate the frequency and duration. It counts once the channel is enabled and provides an interrupt switch trigger when the counter exceeds the threshold. The threshold can be configured by software.

#### 2.5.8. Accessory detector

The accessory detector (ACCDET) detects the plug-in and plug-out of multiple types of external components. This design supports two types of external components, microphone and hook-switch. It uses an internal 2-bit comparator to separate external components. The de-bounce scheme is also supported to resist uncertain input noises.

## 2.6. Analog baseband

To communicate with analog blocks, a common control interface for all analog blocks is implemented. In addition, there are dedicated interfaces for data transfer. The common control interface translates the APB bus write and read cycle for specific addresses related to analog front-end control. During the writing or reading of any of these control registers, there is a latency associated with the data transfer to or from the analog front-end. Dedicated data interface of each analog block is implemented in the corresponding digital block. An analog block includes the following analog functions for the complete analog baseband signal processing:

- 1) General purpose DAC. A DAC for general purpose voltage waveform generation. The output may be used as stimulus for external devices.
- 2) Auxiliary ADC. Provides an ADC for battery and other auxiliary analog function monitoring.
- Audio mixed-signal block. Provides complete analog voice signal processing, including microphone amplification, A/D conversion, D/A conversion, earphone driver, etc. Dedicated stereo D/A conversion and amplification for audio signals are also included.
- Clock generation. Includes a clock squarer for shaping the system clock and PLL to provide clock signals to MCU and USB.

© 2015 - 2017 MediaTek Inc.

Page 23 of 124



- 5) XOSC32. A 32kHz crystal oscillator circuit for RTC applications on analog blocks.
- 6) LPOSC. Provides 26MHz and 312MHz system clock for low power applications.

## 2.6.1. General Purpose DAC

## 2.6.1.1. Block description

General purpose DAC (GPDAC) is a 10-bit DAC with output buffer aiming at automatic power control. Analog pin assignment and functional specifications are shown in Table 2.6-1. It is an event-driven scheme for power saving purposes.

## 2.6.1.2. Functional specifications

The functional specifications of the general purpose DAC are listed in Table 2.6-1.

Table 2.6-1. GPDAC specifications

| Symbol | Parameter                                                                           | Min. | Тур. | Max.   | Unit |
|--------|-------------------------------------------------------------------------------------|------|------|--------|------|
| N      | Resolution                                                                          | -    | 10   | -      | Bit  |
| FS     | Sampling rate                                                                       | -    | -    | 1.0833 | MSPS |
| SINAD  | Signal to noise and distortion ratio     (10-kHz sine with 1.0V swing & 100-kHz BW) | 47   | -    | -      | dB   |
|        | 99% settling time (full swing on maximal capacitance)                               | -    | -    | 5      | μs   |
|        | Output swing                                                                        | 0    | -    | 2.8    | V    |
|        | Output capacitance                                                                  | -    | 200  | 2200   | pF   |
|        | Output resistance                                                                   | 0.47 | 10   | -      | kΩ   |
| DNL    | Differential nonlinearity for code 20 to 970                                        | -    | ± 1  | -      | LSB  |
| INL    | Integral nonlinearity for code 20 to 970                                            | -    | ± 1  | -      | LSB  |
| DVDD   | Digital power supply                                                                | -    | 1.1  | -      | V    |
| AVDD   | Analog power supply                                                                 | 2.6  | 2.8  | 3.0    | V    |
| Т      | Operating temperature                                                               | -40  | -    | 85     | °C   |
|        | <ul><li>Current consumption</li><li>Power-up</li></ul>                              | -    | 400  | -      | μΑ   |
|        | o Power-down                                                                        | -    | 1    | -      | μΑ   |

## 2.6.2. Auxiliary ADC

## 2.6.2.1. Block description

The auxiliary ADC includes the following functional blocks:

1) Analog multiplexer. Selects signal from one of the seven auxiliary input pins. Real-world messages are monitored, such as temperature, and transferred to the voltage domain.

© 2015 - 2017 MediaTek Inc.

Page 24 of 124



2) 12-bit A/D converter: Converts the multiplexed input signal to 12-bit digital data.

Table 2.6-2. Auxiliary ADC input channel

| Channel | Application  | Input range [V] |
|---------|--------------|-----------------|
| 11~15   | GPIO         | 0 to 2.8V       |
| others  | Internal use | N/A             |

## 2.6.2.2. Functional specifications

The functional specifications of the auxiliary ADC are listed in Table 2.6-3.

Table 2.6-3. Auxiliary ADC specifications

| Symbol | Parameter                                                                                   | Min.     | Тур.       | Max.    | Unit     |
|--------|---------------------------------------------------------------------------------------------|----------|------------|---------|----------|
| N      | Resolution                                                                                  | -        | 12         | -       | Bit      |
| FC     | Clock rate                                                                                  | -        | 1.08       | -       | MHz      |
| FS     | Sampling rate at N-Bit                                                                      | -        | 1.08/(N+1) | -       | MSPS     |
|        | Input swing                                                                                 | 0        | -          | 2.8     | V        |
| CIN    | <ul> <li>Input capacitance</li> <li>Unselected channel</li> <li>Selected channel</li> </ul> |          | -          | 50<br>4 | fF<br>pF |
| RIN    | <ul> <li>Input resistance</li> <li>Unselected channel</li> <li>Selected channel</li> </ul>  | 400<br>1 | -          | -       | ΜΩ<br>ΜΩ |
|        | Clock latency                                                                               | -        | N+1        | -       | 1/FC     |
| DNL    | Differential nonlinearity                                                                   | -        | ± 1        |         | LSB      |
| INL    | Integral nonlinearity                                                                       | -        | ± 1        | -       | LSB      |
| OE     | Offset error                                                                                | -        | ± 10       | -       | mV       |
| FSE    | Full swing error                                                                            | -        | ± 10       | -       | mV       |
| SINAD  | Signal to noise and distortion ratio (10-kHz full swing input & 1.0833-MHz clock rate)      | -        | 65         | -       | dB       |
| DVDD   | Digital power supply                                                                        | -        | 1.1        | -       | V        |
| AVDD   | Analog power supply                                                                         | 2.6      | 2.8        | 3.0     | V        |
| T      | Operating temperature                                                                       | -40      | -          | 85      | °C       |
|        | <ul><li>Current consumption</li><li>Power-up</li><li>Power-down</li></ul>                   | -        | 280<br>1   | -       | μΑ<br>μΑ |



### 2.6.3. Audio mixed-signal blocks

#### 2.6.3.1. Block description

Audio mixed-signal blocks (AMB) integrate complete voice uplink/downlink and audio playback functions. It includes three parts, as shown in Figure 2-2.

The first block consists of stereo audio DACs and audio amplifiers for audio playback. The second part is the voice downlink path, including voice-band DACs (left channel audio DAC) and voice amplifier that produces voice signals to earphones or other auxiliary output devices. The last part is the voice uplink path — an interface between the microphone or other auxiliary input devices and MT2523 series chipset. A set of bias voltage is provided for the external electric microphone.



Figure 2-2. Block diagram of audio mixed-signal blocks

#### 2.6.3.2. Functional specifications

See Table 2.6-4 for the functional specifications of voice-band uplink/downlink blocks.

Table 2.6-4. Functional specifications of analog voice blocks

| Symbol | Parameter            | Min. | Тур.  | Max. | Unit |
|--------|----------------------|------|-------|------|------|
| FS     | Sampling rate        | -    | 6,500 | -    | kHz  |
| DVDD   | Digital power supply | -    | 1.1   | -    | V    |

© 2015 - 2017 MediaTek Inc.

Page 26 of 124



| Symbol        | Parameter                              | Min. | Тур.  | Max. | Unit |  |  |  |
|---------------|----------------------------------------|------|-------|------|------|--|--|--|
| AVDD          | Analog power supply                    | 2.6  | 2.8   | 3.0  | V    |  |  |  |
| Т             | Operating temperature                  | -40  | -     | 85   | °C   |  |  |  |
| VMIC          | Microphone biasing voltage             | -    | 1.9   | 2.2  | V    |  |  |  |
| IMIC          | Current draw from microphone bias pins | -    | -     | 2    | mA   |  |  |  |
| Uplink path   |                                        |      |       |      |      |  |  |  |
| IDC           | Current consumption for one channel    | -    | 1.5   | -    | mA   |  |  |  |
| SINAD         | Signal to noise and distortion ratio   |      |       |      |      |  |  |  |
|               | Input level: -40 dbm0                  | 29   | -     | -    | dB   |  |  |  |
|               | Input level: 0 dbm0                    | -    | 69    | -    | dB   |  |  |  |
| RIN           | Input impedance (differential)         | 13   | 20    | 27   | kΩ   |  |  |  |
| ICN           | Idle channel noise                     | -    | -     | -67  | dBm0 |  |  |  |
| Downlink path |                                        |      |       |      |      |  |  |  |
| IDC           | Current consumption                    | -    | 2.2   | -    | mA   |  |  |  |
| SINAD         | Signal to noise and distortion ratio   |      |       |      |      |  |  |  |
|               | Input level: -40 dBm0                  | 29   | -     | -    | dB   |  |  |  |
|               | Input level: 0 dBm0                    | -    | 69    | -    | dB   |  |  |  |
| RLOAD         | Output resistor load (differential)    | 16   | 32    | -    | Ω    |  |  |  |
| CLOAD         | Output capacitor load                  | -    | -     | 250  | pF   |  |  |  |
| ICN           | Idle channel noise of transmit path    | -    | -     | -64  | dBPa |  |  |  |
| XT            | Crosstalk level on transmit path       | -    | -     | -66  | dBm0 |  |  |  |
| Digital MIC   |                                        |      |       |      |      |  |  |  |
| DCLK          | DMIC clock frequency                   | -    | 3.25/ | -    | MHz  |  |  |  |
|               |                                        |      | 1.625 |      |      |  |  |  |
| DTY           | DMIC clock duty cycle                  | 40   | -     | 60   | %    |  |  |  |
| DCRT          | DMIC clock rise time (MaxCL = 65p)     | -    | -     | 10   | ns   |  |  |  |
| DCFT          | DMIC clock fall time (MaxCL = 65p)     | -    | -     | 10   | ns   |  |  |  |

See Table 2.6-5 for functional specifications of audio blocks.

Table 2.6-5. Functional specifications of analog audio blocks

| Symbol | Parameter             | Min. | Тур. | Max. | Unit |
|--------|-----------------------|------|------|------|------|
| FCK    | Clock frequency       | -    | 6.5  | -    | MHz  |
| Fs     | Sampling rate         | 32   | 44.1 | 48   | kHz  |
| AVDD   | Power supply          | 2.6  | 2.8  | 3.0  | V    |
| Т      | Operating temperature | -40  | -    | 85   | °C   |
| IDC    | Current consumption   | -    | 2.2  | -    | mA   |

© 2015 – 2017 MediaTek Inc.

Page 27 of 124

This document contains information that is proprietary to MediaTek Inc. ("MediaTek") and/or its licensor(s). Any unauthorized use, reproduction or disclosure of this document in whole or in part is strictly prohibited.



| Symbol  | Parameter                                                 | Min. | Тур.  | Max. | Unit |
|---------|-----------------------------------------------------------|------|-------|------|------|
| PSNR    | Peak signal to noise ratio                                | -    | 88    | -    | dB   |
| DR      | Dynamic range                                             | -    | 88    | -    | dB   |
| VOUT    | Output swing for OdBFS input level at -1dB headphone gain | -    | 0.707 | -    | Vrms |
| VOUTMAX | Maximum output swing                                      | -    | 2.0   | -    | Vpp  |
| THD     | Total harmonic distortion 10mW at $64\Omega$ load         | -    | -     | -70  | dB   |
| RLOAD   | Output resistor load (single-ended)                       | 64   | -     | -    | Ω    |
| CLOAD   | Output capacitor load                                     | -    | -     | 250  | pF   |
| XT      | L-R channel cross talk                                    | 70   | -     | -    | dB   |

## 2.6.4. Phase Locked Loop and oscillators

#### 2.6.4.1. Block description

There are two phase-locked loops (PLL) in PLLGP. The UPLL generates 624MHz clock output, and then a frequency divider generates fixed 48MHz clock. The DDS-based MPLL is with target/highest frequency of 624MHz (hopping range is from -8% to 0%, and the frequency is from 574MHz to about 624MHz). These two PLLs do not require off-chip components to operate, and can be turned off to save power. Figure 2-3 shows the block diagram of clock sources.

After powering on, the PLLs are all off by default control register setting, and the source clock signal is selected through multiplexers from 26MHz XTAL. The software maintains the PLL lock time while the clock selection is changing.

There is one high frequency low power oscillator (HFOSC) and one low frequency low power oscillator (LFOSC) in low power oscillator (LPOSC) group. The HFOSC generates 312MHz clock output with from -13% to 0% frequency variation. The LFOSC generates 26MHz clock output with from -8% to 0% variation. The software calibrates two LFOSC by frequency meter before using them.

Note that PLLs and LPOSC need some time to stabilize after powering on. The software maintains the PLL and LPOSC lock time before switching them to the proper frequency. Usually, a software loop longer than the PLL and LPOSC lock time is employed when the PLL lock time is too long.

For power management, the MCU software configuration may stop MCU Clock by setting up the Sleep Control Register. Any interrupt requests to MCU can pause the sleep mode and return the MCU to the running mode.





Figure 2-3. Block diagram of PLL clock sources

## 2.6.4.2. Function specifications

The function specifications of PLLs and oscillators are shown in Table 2.6-6, Table 2.6-7, Table 2.6-8, Table 2.6-9 and Table 2.6-10.

| Symbol | Parameter                           | Min. | Тур. | Max. | Unit |
|--------|-------------------------------------|------|------|------|------|
| Fin    | Input clock frequency               | -    | 26   | -    | MHz  |
| Fout   | Output clock frequency              | 420  | 624  | 740  | MHz  |
|        | Settling time                       | -    | 20   | -    | μs   |
|        | Output clock duty cycle             | 45   | 50   | 55   | %    |
|        | Output clock jitter (period jitter) | -    | 30   | -    | ps   |
| DVDD   | Digital power supply                | -    | 1.1  | -    | V    |
| AVDD   | Analog power supply                 | 2.6  | 2.8  | 3.0  | V    |
| Т      | Operating temperature               | -40  | -    | 85   | °C   |
|        | Current consumption                 | -    | 1.8  | -    | mA   |
|        | Power-down current consumption      | -    | -    | 0.5  | μΑ   |

Table 2.6-6. MPLL specifications

Table 2.6-7. UPLL specifications

| Symbol | Parameter                           | Min. | Тур. | Max. | Unit |
|--------|-------------------------------------|------|------|------|------|
| Fin    | Input clock frequency               | -    | 26   | -    | MHz  |
| Fout   | Output clock frequency              | 420  | 624  | 740  | MHz  |
|        | Settling time                       | -    | 20   | -    | μs   |
|        | Output clock duty cycle             | 45   | 50   | 55   | %    |
|        | Output clock jitter (period jitter) | -    | 30   | -    | ps   |
| DVDD   | Digital power supply                | -    | 1.1  | -    | V    |

© 2015 – 2017 MediaTek Inc.

Page 29 of 124



| Symbol | Parameter                      | Min. | Тур. | Max. | Unit |
|--------|--------------------------------|------|------|------|------|
| AVDD   | Analog power supply            | 2.6  | 2.8  | 3.0  | V    |
| Т      | Operating temperature          | -42  | -    | 85   | °C   |
|        | Current consumption            | -    | 1.8  | -    | mA   |
|        | Power-down current consumption | -    | -    | 0.5  | μΑ   |

# Table 2.6-8. DDS specifications

| Symbol | Parameter                           | Min. | Тур. | Max. | Unit |
|--------|-------------------------------------|------|------|------|------|
| Fin    | Input clock frequency               | -    | 156  | -    | MHz  |
| Fout   | Output clock frequency              | -    | 26   | -    | MHz  |
|        | Settling time                       | -    | 20   | -    | μs   |
|        | Output clock duty cycle             | 47   | 50   | 53   | %    |
|        | Output clock jitter (period jitter) | -    | 60   | -    | ps   |
| DVDD   | Digital power supply                | -    | 1.1  | -    | V    |
| AVDD   | Analog power supply                 | 2.6  | 2.8  | 3.0  | V    |
| Т      | Operating temperature               | -42  | -    | 85   | °C   |
|        | Current consumption                 | -    | 0.8  | -    | mA   |
|        | Power-down current consumption      | -    | -    | 0.5  | μΑ   |

## Table 2.6-9. HFOSC specifications

| Symbol | Parameter                           | Min. | Тур. | Max. | Unit |
|--------|-------------------------------------|------|------|------|------|
| Fout   | Output clock frequency              | 272  | 287  | 312  | MHz  |
|        | Settling time                       |      | 3.5  |      | μs   |
|        | Output clock duty cycle             | 40   | 50   | 60   | %    |
|        | Output clock jitter (period jitter) |      | 150  |      | ps   |
| DVDD   | Digital power supply                | -    | 1.1  | -    | V    |
| AVDD   | Analog power supply                 | 1.7  | 1.8  | 1.9  | V    |
| Т      | Operating temperature               | -40  | -    | 85   | °C   |
|        | Current consumption                 | -    | 0.1  | -    | mA   |
|        | Power-down current consumption      | -    | -    | 5    | μΑ   |

## Table 2.6-10. LFOSC specifications

| Symbol | Parameter                                   | Min. | Тур. | Max. | Unit |
|--------|---------------------------------------------|------|------|------|------|
| Fout   | Output clock frequency (after calibration)  | 24   | 25   | 26   | MHz  |
|        | Settling time                               | -    | 3.5  | -    | μs   |
|        | Output clock duty cycle                     | 40   | 50   | 60   | %    |
|        | Output clock jitter (period pk-topk jitter) | -    | 250  | -    | ps   |

© 2015 – 2017 MediaTek Inc.

Page 30 of 124

This document contains information that is proprietary to MediaTek Inc. ("MediaTek") and/or its licensor(s). Any unauthorized use, reproduction or disclosure of this document in whole or in part is strictly prohibited.



| Symbol | Parameter                      | Min. | Тур. | Max. | Unit |
|--------|--------------------------------|------|------|------|------|
| DVDD   | Digital power supply           | -    | 1.1  | -    | V    |
| AVDD   | Analog power supply            | 1.7  | 1.8  | 1.9  | V    |
| Т      | Operating temperature          | -40  | -    | 85   | °C   |
|        | Current consumption            | -    | 0.05 | -    | mA   |
|        | Power-down current consumption | -    | -    | 5    | μΑ   |

## 2.7. Audio front-end

The audio front-end essentially consists of voice and audio data paths. Mono hands-free audio or external FM radio playback paths are also provided. The audio stereo path facilitates CD-quality playback, external FM radio, and voice playback through a headset. Figure 2-4 shows the block diagram of the audio front-end digital circuits. The APB register block is an APB peripheral that stores settings from the MCU. The DSP audio port (DAP) block interfaces with the DSP for control and data communication. The digital filter block performs filter operations for voice band and audio band signal processing. The Digital Audio Interface (DAI) block communicates with the system simulator for FTA or external Bluetooth or codec modules.



Figure 2-4. Digital circuits of the audio front-end

To communicate with the external Bluetooth module, the master-mode PCM interface and master-mode I2S/EIAJ interface are supported. The clock of PCM interface is 256kHz while the frame synchronization is at 8kHz. Both long synchronization and short synchronization interfaces are supported. The PCM interface can transmit 16-bit stereo or 32-bit mono 8kHz sampling rate voice signal. Figure 2-5 shows the timing diagram of the PCM interface. Note that the serial data changes when the clock is on rising edge and data is latched when the clock is on falling edge. Figure 2-6 shows the timing diagram of PCM interface for different clock rates. The clock rate could be configured to 1, 2, 4 or 8 times of the original clock rate.



Figure 2-5. Timing diagram of Bluetooth application



Figure 2-6. Timing diagram of different clock rate Bluetooth applications

I2S/EIAJ interface is designed to transmit high quality audio data. Figure 2-7 and Figure 2-8 illustrate the timing diagram of the two types of interfaces. I2S/EIAJ supports audio signals with 8kHz, 11.025kHz, 12kHz, 16kHz, 22.05kHz, 24kHz, 32kHz, 44.1kHz and 48kHz sampling rates. The clock frequency of I2S/EIAJ can be  $32 \times$  (sampling frequency), or  $64 \times$  (sampling frequency). For example, to transmit 44.1kHz CD-quality music, the clock frequency should be  $32 \times 44.1$  kHz = 1.4112MHz or  $64 \times 44.1$  kHz = 2.8224MHz.

I2S/EIAJ interface is not only used for Bluetooth module, but also for external DAC components. The audio data can be sent to the external DAC through the I2S/EIAJ interface.

In this document, the I2S/EIAJ interface is referred to as External DAC Interface (EDI).

Table 2.7-1 shows the DAI and EDI clock jitter percentage. There has an almost fixed jitter period of DAI/EDI clock, because of hardware saving power implementation. Therefore, the jitter percentage will increase by increasing the audio sampling rate (means decreasing the clock period).



Figure 2-7. EDI Format 1: EIAJ (FMT = 0)

© 2015 - 2017 MediaTek Inc.

Page 32 of 124

This document contains information that is proprietary to MediaTek Inc. ("MediaTek") and/or its licensor(s). Any unauthorized use, reproduction or disclosure of this document in whole or in part is strictly prohibited.





**Figure 2-8. EDI Format 1: I2S (FMT = 1)** 

Table 2.7-1. Clock jitter of DAI and EDI

| Clock jitter at 1X clock rate |       |        |  |  |  |  |
|-------------------------------|-------|--------|--|--|--|--|
| Frequency (kHz)               | PCM   | 125    |  |  |  |  |
| 8.000                         | 2.56% | 2.56%  |  |  |  |  |
| 11.025                        | N/A   | 3.53%  |  |  |  |  |
| 12.000                        | N/A   | 3.84%  |  |  |  |  |
| 16.000                        | N/A   | 5.12%  |  |  |  |  |
| 22.050                        | N/A   | 7.06%  |  |  |  |  |
| 24.000                        | N/A   | 7.68%  |  |  |  |  |
| 32.000                        | N/A   | 10.24% |  |  |  |  |
| 44.100                        | N/A   | 14.11% |  |  |  |  |
| 48.000                        | N/A   | 15.36% |  |  |  |  |



# 3. Bluetooth RF Subsystem

# 3.1. Bluetooth description

The Bluetooth RF subsystem (see Figure 3-1) contains a fully integrated transceiver with on-chip RF bandpass filter (BPF).

For transmitter (TX) path, the baseband data are digitally modulated in the baseband processor and then upconverted to 2.4GHz RF channels through DA converter, filter, IQ up-converter and power amplifier. The power amplifier is capable of transmitting 5dBm power for enhanced data rate (EDR) and 8dBm for basic data rate (BDR).

MT2523 Bluetooth module has low intermediate frequency (IF) receiver architecture. RF signal is amplified by LNA and down-converted to IF by mixer. LO is provided by synthesizer, which supports 26MHz reference clock. The mixer output is filtered by complex BPF and then converted to digital signal by ADC. A fast automatic gain control (AGC) enables effective discovery of devices within dynamic range of the receiver.

BBPLL generates sampling clock for ADC and DAC.

MT2523 Bluetooth module features self-calibration schemes to compensate the variation of process and temperature to maintain high performance. Those calibrations are performed automatically right after system boot-up.

Note, the specification value is valid at room temperature (25°C).



Figure 3-1. Bluetooth RF transceiver system



# 3.2. Functional specifications

# 3.2.1. Basic Data Rate – receiver specifications

Table 3.2-1. Basic Data Rate – receiver specifications

| Description                              | Condition              | Min.  | Тур. | Max.  | Unit |
|------------------------------------------|------------------------|-------|------|-------|------|
| Frequency range                          |                        | 2,402 | -    | 2,480 | MHz  |
| Receiver sensitivity                     | BER < 0.1% (DH5)       | -     | -93  | -70   | dBm  |
| Max. detectable input power              | BER < 0.1%             | -20   | -5   | -     | dBm  |
| C/I co-channel selectivity               | BER < 0.1%             | -     | 6    | 11    | dB   |
| C/I 1 MHz adj. channel selectivity       | BER < 0.1%             | -     | -7   | 0     | dB   |
| C/I 2 MHz adj. channel selectivity       | BER < 0.1%             | -     | -40  | -30   | dB   |
| $C/I \ge 3$ MHz adj. channel selectivity | BER < 0.1%             | -     | -43  | -40   | dB   |
| C/I image channel selectivity            | BER < 0.1%             | -     | -20  | -9    | dB   |
| C/I image 1 MHz adj. channel selectivity | BER < 0.1%             | -     | -35  | -20   | dB   |
| Out-of-band blocking                     | 30 to 2,000 MHz        | -10   | -4   | -     | dBm  |
|                                          | 2,000 to 2,350 MHz     | -27   | -14  | -     | dBm  |
|                                          | 2,350 to 2,400 MHz     | -27   | -18  | -     | dBm  |
|                                          | 2,500 to 2,550 MHz     | -27   | -18  | -     | dBm  |
|                                          | 2,550 to 3,000 MHz     | -27   | -14  | -     | dBm  |
|                                          | 3,000 MHz to 12.75 GHz | -10   | 1    | -     | dBm  |
| Intermodulation                          |                        | -39   | -30  | -     | dBm  |

# 3.2.2. Basic Data Rate – transmitter specifications

Table 3.2-2. Basic Data Rate – transmitter specification

| Description                     | Condition | Min.  | Тур. | Max.  | Unit |
|---------------------------------|-----------|-------|------|-------|------|
| Frequency range                 |           | 2,402 | -    | 2,480 | MHz  |
| Maximum transmit power          |           | -     | 8    | -     | dBm  |
| Gain step                       |           | 2     | 4    | 8     | dB   |
| Δf1avg (00001111)               |           | 140   | 157  | 175   | kHz  |
| Δf2max (10101010)               |           | 115   | 122  | -     | kHz  |
| Δf1avg/Δf2avg                   |           | 0.8   | 0.9  | -     | kHz  |
| Initial carrier frequency drift |           | -75   | 10   | 75    | kHz  |
| Frequency drift                 | DH1       | -25   | 15   | 25    | kHz  |
|                                 | DH3       | -40   | 18   | 40    | kHz  |
|                                 | DH5       | -40   | 18   | 40    | kHz  |

© 2015 – 2017 MediaTek Inc.

Page 35 of 124



| Description                   | Condition       | Min. | Тур. | Max.  | Unit   |
|-------------------------------|-----------------|------|------|-------|--------|
| Maximum drift rate            |                 | -    | 9    |       | kHz/μs |
| BW 20dB of TX output spectrum |                 | -    | 920  | 1,000 | kHz    |
| In-band spurious emission     | ±2 MHz offset   | -    | -38  | -20   | dBm    |
|                               | ±3 MHz offset   | -    | -43  | -40   | dBm    |
|                               | > ±3 MHz offset | -    | -43  | -40   | dBm    |
| Out-of-band spurious emission | 30 MHz to 1 GHz | -    | -    | -36   | dBm    |
|                               | 1 to 12.75 GHz  | -    | -    | -30   | dBm    |
|                               | 1.8 to 1.9 GHz  | -    | -    | -47   | dBm    |
|                               | 5.15 to 5.3 GHz | -    | -    | -47   | dBm    |

# 3.2.3. Enhanced Data Rate – receiver specifications

Table 3.2-3. Enhanced Data Rate -Receiver Specifications

| Description                    | Condition                         | Min.  | Тур. | Max.  | Unit |
|--------------------------------|-----------------------------------|-------|------|-------|------|
| Frequency range                |                                   | 2,402 | -    | 2,480 | MHz  |
| Receiver sensitivity           | π/4 DQPSK, BER < 0.01%<br>(2DH5)  | -     | -93  | -70   | dBm  |
|                                | 8PSK, BER < 0.01%                 | -     | -87  | -70   | dBm  |
| Maximum detectable input power | $\pi/4$ DQPSK, BER < 0.01% (3DH5) | -20   | -5   | -     | dBm  |
|                                | 8PSK, BER < 0.01%                 | -20   | -5   | -     | dBm  |
| C/I co-channel selectivity     | π/4 DQPSK, BER < 0.01%            | -     | 9    | 13    | dB   |
|                                | 8PSK, BER < 0.01%                 | -     | 16   | 21    | dB   |
| C/I 1MHz adj. channel          | π/4 DQPSK, BER < 0.01%            | -     | -12  | 0     | dB   |
| selectivity                    | 8PSK, BER < 0.01%                 | -     | -6   | 5     | dB   |
| C/I 2MHz adj. channel          | π/4 DQPSK, BER < 0.01%            | -     | -40  | -30   | dB   |
| selectivity                    | 8PSK, BER < 0.01%                 | -     | -36  | -25   | dB   |
| C/I ≥ 3MHz adj. channel        | π/4 DQPSK, BER < 0.01%            | -     | -43  | -40   | dB   |
| selectivity                    | 8PSK, BER < 0.01%                 | -     | -40  | -33   | dB   |
| C/I image channel              | π/4 DQPSK, BER < 0.01%            | -     | -20  | -7    | dB   |
| selectivity                    | 8PSK, BER < 0.01%                 | -     | -15  | 0     | dB   |
| C/I image 1 MHz adj.           | π/4 DQPSK, BER < 0.01%            | -     | -40  | -20   | dB   |
| channel selectivity            | 8PSK, BER < 0.01%                 | -     | -30  | -13   | dB   |



# 3.2.4. Enhanced Data Rate – transmitter specifications

Table 3.2-4. Enhanced Data Rate – transmitter specifications

| Description               | Condition                | Min.  | Тур. | Max.  | Unit |
|---------------------------|--------------------------|-------|------|-------|------|
| Frequency range           |                          | 2,402 | -    | 2,480 | MHz  |
| Max. transmit power       | π/4 DQPSK                | -     | 5    | -     | dBm  |
|                           | 8PSK                     | -     | 5    | -     | dBm  |
| Relative transmit power   | π/4 DQPSK                | -4    | -1.5 | 1     | dB   |
|                           | 8PSK                     | -4    | -1.5 | 1     | dB   |
| Freq. stability ω0        | π/4 DQPSK                | -10   | 4    | 10    | kHz  |
|                           | 8PSK                     | -10   | 4    | 10    | kHz  |
| Freq. stability ω1        | π/4 DQPSK                | -75   | 20   | 75    | kHz  |
|                           | 8PSK                     | -75   | 20   | 75    | kHz  |
| ω0+ω1                     | π/4 DQPSK                | -75   | 20   | 75    | kHz  |
|                           | 8PSK                     | -75   | 20   | 75    | kHz  |
| RMS DEVM                  | π/4 DQPSK                | -     | 8    | 20    | %    |
|                           | 8PSK                     | -     | 8    | 13    | %    |
| 99% DEVM                  | π/4 DQPSK                | -     | 12   | 30    | %    |
|                           | 8PSK                     | -     | 12   | 20    | %    |
| Peak DEVM                 | π/4 DQPSK                | -     | 17   | 35    | %    |
|                           | 8PSK                     | -     | 17   | 25    | %    |
| In-band spurious emission | π/4 DQPSK, ±1 MHz offset | -     | -33  | -26   | dBm  |
|                           | 8PSK, ±1 MHz offset      | -     | -33  | -26   | dBm  |
|                           | π/4 DQPSK, ±2 MHz offset | -     | -30  | -20   | dBm  |
|                           | 8PSK, ±2 MHz offset      | -     | -30  | -20   | dBm  |
|                           | π/4 DQPSK, ±3 MHz offset | -     | -43  | -40   | dBm  |
|                           | 8PSK, ±3 MHz offset      | -     | -43  | -40   | dBm  |

Note: To meet the specifications, use a front-end bandpass filter.

# 3.2.5. Bluetooth LE – receiver specifications

Table 3.2-5. Bluetooth LE – receiver specifications

| Description                        | Condition   | Min.  | Тур.  | Max.  | Unit |
|------------------------------------|-------------|-------|-------|-------|------|
| Frequency range                    |             | 2,402 | -     | 2,480 | MHz  |
| Receiver sensitivity               | BER < 30.8% | -     | -96.5 | -70   | dBm  |
| Max. detectable input power        | BER < 30.8% | -10   | -5    | -     | dBm  |
| C/I co-channel selectivity         | BER < 30.8% | -     | 6     | 21    | dB   |
| C/I 1 MHz adj. channel selectivity | BER < 30.8% | -     | -7    | 15    | dB   |
| C/I 2 MHz adj. channel selectivity | BER < 30.8% | -     | -30   | -17   | dB   |

© 2015 – 2017 MediaTek Inc.

Page 37 of 124



| Description                              | Condition            | Min. | Тур. | Max. | Unit |
|------------------------------------------|----------------------|------|------|------|------|
| $C/I \ge 3$ MHz adj. channel selectivity | BER < 30.8%          | -    | -33  | -27  | dB   |
| C/I image channel selectivity            | BER < 30.8%          | -    | -20  | -9   | dB   |
| C/I image 1 MHz adj. channel selectivity | BER < 30.8%          | -    | -30  | -15  | dB   |
| Out-of-band blocking                     | 30MHz to 2,000MHz    | -    | -    | -30  | dBm  |
|                                          | 2,001MHz to 2,339MHz | -    | -    | -35  | dBm  |
|                                          | 2,501MHz to 3,000MHz | -    | -    | -35  | dBm  |
|                                          | 3,001MHz to 12.75GHz | -    | -    | -30  | dBm  |

# 3.2.6. Bluetooth LE – transmitter specifications

Table 3.2-6. Bluetooth LE – transmitter specification

| Description                  | Condition          | Min.  | Тур. | Max.  | Unit   |
|------------------------------|--------------------|-------|------|-------|--------|
| Frequency range              |                    | 2,402 | -    | 2,480 | MHz    |
| Output power                 |                    | -20   | 0    | -     | dBm    |
| Modulation characteristic    | Δf1avg (00001111)  | 235   | 250  | 265   | kHz    |
|                              | Δf2max (10101010)  | 185   | 215  | -     | kHz    |
|                              | Δf1avg/Δf2avg      | 0.8   | 0.9  | -     | kHz    |
| Carrier frequency offset and | Frequency offset   | -150  | ±5   | 150   | kHz    |
| drift                        | Frequency drift    | -50   | ±5   | 50    | kHz    |
|                              | Maximum drift rate | -20   | ±3   | 20    | kHz/μs |
| In-band spurious emission    | ±2 MHz offset      | -     | -35  | -20   | dBm    |
|                              | ±3 MHz offset      | -     | -40  | -30   | dBm    |
|                              | > ±3 MHz offset    | -     | -40  | -30   | dBm    |



# 4. Power Management Unit

The power management unit (PMU) manages the power supply of the chipset, including baseband, processor, memory, camera, vibrator, and more. The digital part of PMU is integrated with the analog part (see Figure 4-1).

PMU includes the following analog functions for signal processing:

- Digital Core Buck Converter (V<sub>core</sub>): The buck converter is optimized for high efficiency and low quiescent current.
- LDO and power switch. Regulate battery voltage to lower voltage level.
- LED current sink (ISINK) switches: Sink current for the LCM module.
- Start-up (STRUP). Generates power on/off control sequence of start-up circuits.
- Pulse charger (PCHR). Controls battery charging.



Figure 4-1. MT2523 series PMU architecture



# 4.1. Power supply schemes

There are four battery input balls for regulator input. The recommended battery operation range is from 3.15V to 4.8V, which is suitable for Li-ion battery applications.

- 1) VBAT\_BUCK\_CTRL and VBAT\_CORE are power supplies for VCORE in buck mode, VBAT\_LDOS1 is the power supply for VCORE in LDO mode, VI018, VA18, VI028, VUSB and VDIG18.
- 2) There is a power switch between VBAT\_LDOS1 and PWRSW\_OUT to reduce sub-block power leakage current. PWRSW\_OUT supplies power for VA28, VCAMA, VBT, VMC and VIBR.
- 3) VSWXM and VSWDP power switches are supplied with power from VIO18.
- 4) VSWMP power switch is supplied with power from VIO28.

The LDO input power plan is shown in Table 4.1-1.

Table 4.1-1. LDO input power plan

| Input power plan          | Туре         | Name              |
|---------------------------|--------------|-------------------|
| VBAT_BUCK_CTRL VBAT_VCORE | Buck         | VCORE (buck mode) |
| VBAT_LDOS1                | DLDO         | VCORE (LDO mode)  |
| VBAT_LDOS2=>PWRSW_OUT     | ALDO         | VA28              |
| VBAT_LDOS2=>PWRSW_OUT     | ALDO         | VCAMA             |
| VBAT_LDOS1                | DLDO         | VIO18             |
| From VIO18                | Power switch | VSWXM             |
| From VIO18                | Power switch | VSWDP             |
| VBAT_LDOS2=>PWRSW_OUT     | ALDO         | VBT               |
| VBAT_LDOS1                | ALDO         | VA18              |
| VBAT_LDOS2                | DLDO         | VSF               |
| VBAT_LDOS1                | DLDO         | VIO28             |
| From VIO28                | Power switch | VSWMP             |
| VBAT_LDOS1                | DLDO         | VUSB              |
| VBAT_LDOS2=>PWRSW_OUT     | DLDO         | VMC               |
| VBAT_LDOS2=>PWRSW_OUT     | DLDO         | VIBR              |
| VBAT_LDOS1                | DVDD18_DIG   | VDIG18            |



## 4.2. Voltage regulator



Figure 4-2. MT2523 series power domain

#### 4.2.1. LDO

PMU integrates 12 general low dropout regulators (LDO). Performance optimization is achieved using the APIs for different quiescent current, dropout voltage, line/load regulation, ripple rejection and output noise.

The LDO is capable of maintaining its specified output voltage over a wide range of load current and input voltage, down to a very small difference between input and output voltages.

© 2015 - 2017 MediaTek Inc.

Page 41 of 124



The LDO design includes features, such as discharge control, soft start and current limit. Before LDO is enabled, the output pin of LDO should be first discharged to avoid voltage accumulation on the capacitance. The soft-start limits inrush current and controls output-voltage rising time during power-up. The current limit is the current protection to limit LDO's output current and power dissipation.

There are three types of LDOs in PMU for the MT2523 series platform and the general LDO block diagram is shown in Figure 4-3. The analog LDO is optimized for low-frequency ripple rejection to reject VBAT ripples. The digital IO LDO is a linear regulator optimized for very low quiescent current. VDIG18 LDO is a linear regulator that can charge up a capacitor-type backup coin cell that supplies the RTC module.



Figure 4-3. General LDO block diagram

### 4.2.1.1. LDO types

Table 4.2-1. LDO types and brief specifications

| Туре            | LDO name | Vout (Volt)                 | Imax (mA) | Description                        |
|-----------------|----------|-----------------------------|-----------|------------------------------------|
| ALDO            | VBT      | 2.8                         | 100       | Bluetooth                          |
| ALDO            | VA28     | 2.8                         | 150       | Audio                              |
| ALDO            | VA18     | 1.8                         | 2.5       | AUXADC                             |
| ALDO            | VCAMA    | 2.8                         | 100       | Camera sensor                      |
| DLDO            | VIO28    | 2.8                         | 150       | Digital IO and Bluetooth           |
| DLDO            | VUSB     | 3.3                         | 80        | USB                                |
| DLDO            | VIO18    | 1.8                         | 200       | Digital IO                         |
| DLDO            | VCORE    | 0.7~1.30                    | 20        | Digital baseband                   |
| DLDO            | VIBR     | 1.3/1.5/1.8/2/2.5/2.8/3/3.3 | 100       | Vibrator                           |
| DLDO            | VMC      | 1.8/2.8/3.0/3.3             | 230       | Memory card                        |
| DLDO            | VSF      | 1.86/3.0/3.3                | 100       | Serial flash                       |
| Power<br>Switch | VSWXM    | 1.8                         | 70        | Powered by VIO18<br>PSRAM I/O.     |
| Power<br>Switch | VSWDP    | 1.8                         | 70        | Powered by VIO18 Dedicated display |

© 2015 - 2017 MediaTek Inc.

Page 42 of 124



| Туре            | LDO name | Vout (Volt) | Imax (mA) | Description     |
|-----------------|----------|-------------|-----------|-----------------|
| Power<br>Switch | VSWMP    | 2.8         | 20        | MIPI DSI analog |

# 4.2.1.2. LDO functional specifications

VBAT is from 3.0 to 4.8V, minimum loads are applied to all outputs, unless otherwise noted.

Typical values are at temperature  $T_A$  = 25°C. The LDO functional specification is shown in Table 4.2-2.

Table 4.2-2. LDO specifications

| Parameter                              | Туре                                 | Conditions                                                                                                    | Min                | Тур. | Max  | Unit  |
|----------------------------------------|--------------------------------------|---------------------------------------------------------------------------------------------------------------|--------------------|------|------|-------|
| Test conditions for input power range  | ALDO and DLDO<br>for VBAT range      | Minimum specifications:<br>max {Output Voltage +0.35V;<br>VBAT≧3.0},                                          |                    | -    | 4.8  | V     |
| Load/Line regulation                   | All LDOs Normal mode                 | Iout=                                                                                                         |                    | -    | +4   |       |
|                                        | All LDOs lite<br>mode                | o~5%*Ima<br>x  ■ Typical ■ TA = -40 +85°C                                                                     | capacitor<br>0°C ~ |      |      | %     |
|                                        | All LDOs LP<br>mode                  | Iout=<br>0~2.5mA                                                                                              |                    |      |      |       |
|                                        | All LDOs ULP<br>mode                 | Iout=<br>0~10μA                                                                                               |                    |      |      |       |
| Power off<br>voltage                   | ALDO, DLDO and power switch          | <ul> <li>Input power range</li> <li>Typical capacitor</li> <li>TA = -40°C~+85°C</li> <li>Iout= 0mA</li> </ul> | -                  | -    | 0.1  | V     |
| Temperature coefficient <sup>[1]</sup> | ALDO, DLDO and power switch          | <ul> <li>VBAT = 3.8V</li> <li>Typical capacitor</li> <li>TA = -40°C~+85°C</li> <li>lout = 0~Imax</li> </ul>   | -200               | -    | 200  | ppm/C |
| Load transient response                | ALDO, DLDO and power switch          | • TA = -4(<br>+85°C<br>• lout =                                                                               | capacitor          | -    | +5   | %     |
| Turn-on rise<br>time                   | VCORE, VIO18,<br>VIO28 and<br>VDIG18 | <ul><li>Input power range</li><li>Typical capacitor</li></ul>                                                 | -                  | -    | 6    | ms    |
|                                        | ALDO and DLDO                        | <ul><li>TA = +25°C</li><li>lout = 0mA</li></ul>                                                               |                    | -    | 0.3  |       |
| Turn-on                                | ALDO, DLDO and                       | Input power range                                                                                             | -                  | -    | Vout | V     |

© 2015 – 2017 MediaTek Inc.

Page 43 of 124



| Parameter            | Туре                                                              | Conditions                                                     |                                                                           | Min           | Тур. | Max           | Unit  |
|----------------------|-------------------------------------------------------------------|----------------------------------------------------------------|---------------------------------------------------------------------------|---------------|------|---------------|-------|
| overshoot            | power switch                                                      | <ul><li>Typical c</li><li>TA = +25</li><li>lout = 0r</li></ul> | °C                                                                        |               |      | *1.1          |       |
| Power off time       | ALDO, DLDO and power switch                                       | Bypass capacitor ≤ 2.2µF                                       | <ul><li>Input power range</li><li>TA = +25°C</li></ul>                    | -             | -    | 4             | ms    |
|                      |                                                                   | Bypass capacitor ≤ 4.7µF                                       | • lout = 0mA                                                              | -             | -    | 8             | ms    |
|                      |                                                                   | Bypass capacitor $\leq 10 \mu F$                               |                                                                           | -             | -    | 12            | ms    |
| Output noise         | ALDO                                                              | Frequency                                                      | Input power                                                               | -             | 90   | -             | uVrms |
|                      | DLDO                                                              | = 10Hz to<br>80kHz                                             | range  Typical capacitor                                                  | -             | 500  | -             | uVrms |
|                      | ALDOs and DLDOs                                                   | Frequency<br>= 10Hz to<br>10MHz                                | <ul> <li>TA = +25°C</li> <li>lout = 0.2*Imax         ~0.5*Imax</li> </ul> | -             | 1000 | -             | uVrms |
| PSRR                 | ALDO                                                              | Frequency<br>= 217Hz to<br>3kHz                                | <ul><li>Input power range</li><li>Typical capacitor</li></ul>             | -             | 50   | -             | dB    |
|                      | Frequency= 3kHz to 30kHz  TA = +25°C  lout = 0.2*Imax /           | -                                                              | 38                                                                        | -             | dB   |               |       |
|                      | DLDOs                                                             | Frequency<br>= 217Hz                                           | 0.5*Imax                                                                  | -             | 40   | -             | dB    |
| Short current        | ALDO and DLDO                                                     | OC                                                             | Input power range                                                         | 1.2 x<br>Imax | -    | 7.5 x<br>Imax |       |
|                      |                                                                   | OCFB                                                           | <ul><li>Typical capacitor</li><li>TA = +25°C</li></ul>                    | 0.2 x<br>Imax | -    | 5 x<br>Imax   |       |
| Quiescent<br>current | ALDOs normal mode                                                 | <ul><li>Input po</li><li>Typical c</li></ul>                   | wer range                                                                 | -             | -    | 55            | μΑ    |
|                      | DLDOs normal<br>mode (VCORE,<br>VIO18, VIO28,<br>VUSB, VIBR, VSF) | <ul><li>TA = +25</li><li>lout = 0r</li></ul>                   | °C                                                                        | -             | 28   | 35            |       |
|                      | DLDOs normal<br>mode (VMC)                                        |                                                                |                                                                           | -             | 75   | 91            | -     |
|                      | All LDOs lite<br>mode                                             |                                                                |                                                                           | -             | 8    | 15            |       |
| All LDOs LP mode     | -                                                                 | 1.6                                                            | 2.2                                                                       |               |      |               |       |
|                      | All LDOs ULP<br>mode                                              |                                                                |                                                                           | -             | -    | 0.5           |       |

[1] Temperature slope constraint: < 2.5°C/min.

© 2015 – 2017 MediaTek Inc.

Page 44 of 124



### 4.2.1.3. Regulator ON

There are three power modes configured by software when the regulator is on — **Normal** mode, **Lite** mode and **LP** mode. In power-on state, the regulators are powered on by normal mode to achieve fast power-on. The soft start feature limits the inrush current to avoid battery voltage drop. DIG18 LD0 is in **ULP** mode at power-off state.

#### 4.2.1.4. Regulator Off

Disabling the regulator and entering the shutdown mode will cause output voltage to discharge through N-MOSFET to ground. In shutdown mode, the quiescent current can be reduced to below  $0.1\mu$ A.

### 4.2.2. VCORE (buck mode)

#### 4.2.2.1. Functional specifications

VBAT is from 3.0 to 4.8V, minimum loads are applied to all outputs, unless otherwise noted.

Typical temperature values are at T<sub>A</sub> = 25°C. The VCORE functional specification is shown in Table 4.2-3.

Table 4.2-3. VCORE specifications

| Parameter                              | Conditions                                                                                              | Min. | Тур. | Max. | Unit  |
|----------------------------------------|---------------------------------------------------------------------------------------------------------|------|------|------|-------|
| Buck – VCORE                           |                                                                                                         |      |      |      |       |
| Turn-on overshoot                      | <ul> <li>Vout = 1.2V</li> <li>No load</li> <li>Cout = 10µF</li> </ul>                                   | -    | -    | 10   | %     |
| Current limit                          | • VBAT = 3.8V                                                                                           | 0.24 | 0.4  | 0.8  | А     |
| Temperature coefficient <sup>[1]</sup> | <ul><li>VBAT = 3.8V</li><li>I_Load = from 0 to Full load</li></ul>                                      | -200 | -    | +200 | ppm/C |
| Efficiency                             | <ul> <li>VBAT = 3.8V, Vout = 1.2V,</li> <li>I_Load = 1mA</li> <li>Inductor DCR, typ = 58mΩ</li> </ul>   | -    | 75   | -    | %     |
|                                        | <ul> <li>VBAT = 3.8V, Vout = 1.2V,</li> <li>I_Load = 10mA</li> <li>Inductor DCR, typ = 58mΩ</li> </ul>  | -    | 80   | -    | %     |
|                                        | <ul> <li>VBAT = 3.8V, Vout = 1.2V,</li> <li>I_Load = 50mA</li> <li>Inductor DCR, typ = 58mΩ</li> </ul>  | -    | 81   | -    | %     |
|                                        | <ul> <li>VBAT = 3.8V, Vout = 1.2V,</li> <li>I_Load = 130mA</li> <li>Inductor DCR, typ = 58mΩ</li> </ul> | -    | 82   | -    | %     |
| Turn-on rise time                      | <ul> <li>Vout = 1.2V</li> <li>No load or 10mA</li> <li>Cout = 10μF, Register EN</li> </ul>              | -    | -    | 0.2  | ms    |

© 2015 – 2017 MediaTek Inc.

Page 45 of 124



| Parameter                               | Conditions                           | Min. | Тур. | Max. | Unit |
|-----------------------------------------|--------------------------------------|------|------|------|------|
| Output ripple voltage                   | • VBAT = 3.8V, Vout = 1.2V           | -    | -    | 50   | mVpp |
|                                         | I_Load = from 0 to Full load         |      |      |      |      |
|                                         | 20MHz measurement BW                 |      |      |      |      |
|                                         | • Cout = 10μF                        |      |      |      |      |
| Load transient                          | • a.LOAD = 50mA~200mA<br>(TR/TF=1µs) | -3.5 | -    | +3.5 | %    |
|                                         | • b.LOAD = 1mA~50mA                  |      |      |      |      |
|                                         | • (TR/TF = 1μs)                      |      |      |      |      |
| DC accuracy                             | • VBAT = 2.5V to 4.8V                | -2   | -    | +2   | %    |
| (including Line/Load regulation at PWM) | I_Load = from 0 to Full load         |      |      |      |      |
|                                         | • TA= +25°C                          |      |      |      |      |

[1] Temperature slope constraint:  $< 2.5^{\circ}$ C/min.

# 4.3. Low power mode

The device supports four low-power modes to achieve the best compromise in low power consumption.

The **ULP** mode LDO is only implemented in DIG18, VCOR LOD, VIO18, VIO28 and VSF.

LDO mode selection can be configured through the PSI register. The selection of LDO mode depends on the system requirements, details are shown in Table 4.3-1. Note the output current capability of each LDO mode.

LDO mode **Conditions** Min. Typ. Max. Unit 55 ALDOs normal mode μΑ • Input power range DLDOs normal mode Typical capacitor 28 35 (VCORE, VIO, VIO28, VUSB, VIBR) TA = +25°C DLDOs normal mode (VMC,VSF) 75 91 Iout = 0mA All LDOs lite mode 8 15 All LDOs LP mode 2.2 1.6 All LDOs ULP mode 0.5

Table 4.3-1. LDO mode quiescent current

# 4.4. Pulse Charger (PCHR)

The charger controller senses the charger input voltage from either a standard AC-DC adapter or a USB charger. When the charger input voltage is within a pre-determined range, the charging process is activated. This detector can resist higher input voltage than other parts of the PMU.

© 2015 - 2017 MediaTek Inc.

Page 46 of 124



### 4.4.1. Charger detection

Whenever an invalid charging source is detected (> 5.5V), the charger detector will stop the charging process immediately to prevent the chip even the device from burning out. In addition, if the charger-in level is not high enough (< 4.15V), the charger will also be disabled to avoid improper charging behavior.

### 4.4.2. Charging control

When the charger is active, the charger controller will manage the charging phase according to the battery status. During the charging period, the battery voltage is constantly monitored. The battery charger supports **pre-charge mode** (VBAT < 3.45V, PMU power-off state), **CC mode** (constant current mode or fast charging mode at the range 3.45V < VBAT < 4.2V) and **CV mode** (constant voltage mode) to optimize the charging process for Li-ion battery. Figure 4-4 and Figure 4-5 are the charging block/state diagrams.



Figure 4-4. PCHR schematics





Figure 4-5. Charging control modes

### Pre-charge mode

When the battery voltage is in the UVLO state, the charger will operate in the pre-charge mode. There are two steps in this mode. When the battery voltage is deeply discharged below 2.2V, PRECCO trickle charging current will be applied to the battery.

The PRECCO trickle charging current is about 550ms pulse 11mA current when VBAT is under 2.2V.

When the battery voltage exceeds 2.2V, called the PRECC1 stage, the closed-loop pre-charge will be enabled. The voltage drop across the external RSENSE is kept around 3.92mV (despite AC charger or USB host plug-in. The closed-loop pre-charge current can be calculated:

© 2015 - 2017 MediaTek Inc.

Page 48 of 124



$$I_{PRECC1} = \frac{V_{SENSE}}{Rsense} = \frac{3.92 \text{mV}}{Rsense}$$

#### **Constant current mode**

As the battery is charged up and over 3.45V, it can be switched to the CC mode. (CHR\_EN should be high.) In CC mode, several charging currents can be set by programming registers or the external RSENSE resistor. The charging current can be determined by CS\_VTH/RSENSE, where CS\_VTH is programmed by registers. For example, if RSENSE is selected as  $0.56\Omega$ , the CC mode charging current can be set from 7 to 150mA. It can accommodate the battery charger to various charger inputs with different current capabilities.

#### Constant voltage mode and over-voltage protection (OV)

When the battery voltage reaches about 4.2V, a constant voltage will be used for charging. This is called the full-voltage charging mode or constant-voltage charging mode in correspondence to a linear charger. When the battery voltage actually reaches 4.2V, the charging current will gradually decrease, and the end-of-charging process will start. This may prolong the charging and detecting period for acquiring optimized full charging volume. The charging process completes once the current automatically reaches zero using different batteries for optimization.

#### **BC1.2 dead-battery support of Chinese standard**

MT2523 series supports dead-battery condition (called BC1.2). The specification protects dead-battery charging by timer and trickle current. Once the battery voltage is below 2.2V, a period (TUNIT) of trickle current (IUNIT) will be applied to the battery.

If the battery voltage is still below 2.2V after trickle current is applied, the charger will be disabled. On the other hand, if the battery voltage is raised to above 2.2V, the charger will enter the PRECC1 stage, and the charging current will be PRECC1 current.

Under the condition of battery voltage being from 2.2V to 3.45V, the charger will charge the battery with the PRECC1 current.

A dedicated 5-min (T1) timer will be timed out and disable the charger if the battery voltage is always below 2.7V under charging. Another 35-min (T2) timer will also be timed out and disable the charger if the battery voltage is always kept between 2.7V and 3.45V under charging.

The trickle current (IUNIT) and two dedicated timers will protect the charging action if the battery is dead.

#### 4.4.3. Pulse charger functional specifications

Table 4.4-1. Charger detection specifications

| Symbol | Description       | Condition | Min. | Тур. | Max. | Unit |
|--------|-------------------|-----------|------|------|------|------|
|        | Charger detect-on |           | 4.0  | -    | 5.5  | V    |
|        | range             |           |      |      |      |      |

Table 4.4-2. Pre-charge specifications

| Symbol | Description            | Condition                    | Min. | Тур. | Max. | Unit |
|--------|------------------------|------------------------------|------|------|------|------|
|        | IUNIT with 500ms pulse | VBAT < 2.2V                  | 1    | 11   | 1    | mA   |
|        | Pre-charging current   | VBAT < 2.2V (500ms<br>pulse) | -    | 11   | -    | mA   |

© 2015 - 2017 MediaTek Inc.

Page 49 of 124



| Symbol | Description                   | Condition                           | Min. | Тур. | Max. | Unit |
|--------|-------------------------------|-------------------------------------|------|------|------|------|
|        |                               | VBAT ≥ 2.2V (USB host & AC adapter) | -    | 3.92 | -    | mV   |
|        | Pre-charging off<br>threshold | CHR_EN = L                          | -    | 3.45 | -    | V    |

### Table 4.4-3. Constant current specifications

| Symbol | Description      | Condition           | Min. | Тур.                       | Max. | Unit |
|--------|------------------|---------------------|------|----------------------------|------|------|
|        | CC mode charging | CS_VTH [3:0] = 0000 | -5%  | 84mV/R <sub>sense</sub>    | +5%  | mA   |
|        | current (CS_VTH) | CS_VTH [3:0] = 0001 | -5%  | 75.6mV/R <sub>sense</sub>  | +5%  | mA   |
|        |                  | CS_VTH [3:0] = 0010 | -5%  | 67.2mV/R <sub>sense</sub>  | +5%  | mA   |
|        |                  | CS_VTH [3:0] = 0011 | -5%  | 61.6mV/R <sub>sense</sub>  | +5%  | mA   |
|        |                  | CS_VTH [3:0] = 0100 | -5%  | 56mV/R <sub>sense</sub>    | +5%  | mA   |
|        |                  | CS_VTH [3:0] = 0101 | -5%  | 50.4mV/R <sub>sense</sub>  | +5%  | mA   |
|        |                  | CS_VTH [3:0] = 0110 | -5%  | 44.8mV/R <sub>sense</sub>  | +5%  | mA   |
|        |                  | CS_VTH [3:0] = 0111 | -5%  | 39.2mV/R <sub>sense</sub>  | +5%  | mA   |
|        |                  | CS_VTH [3:0] = 1000 | -5%  | 36.4mV/R <sub>sense</sub>  | +5%  | mA   |
|        |                  | CS_VTH [3:0] = 1001 | -5%  | 30.8mV/R <sub>sense</sub>  | +5%  | mA   |
|        |                  | CS_VTH [3:0] = 1010 | -5%  | 25.2mV/R <sub>sense</sub>  | +5%  | mA   |
|        |                  | CS_VTH [3:0] = 1011 | -5%  | 16.8mV/R <sub>sense</sub>  | +5%  | mA   |
|        |                  | CS_VTH [3:0] = 1100 | -5%  | 11.2mV/R <sub>sense</sub>  | +5%  | mA   |
|        |                  | CS_VTH [3:0] = 1101 | -10% | 7.884mV/R <sub>sense</sub> | +10% | mA   |
|        |                  | CS_VTH [3:0] = 1110 | -10% | 6.234mV/R <sub>sense</sub> | +10% | mA   |
|        |                  | CS_VTH [3:0] = 1111 | -10% | 3.92mV/R <sub>sense</sub>  | +10% | mA   |

### Table 4.4-4. Constant voltage and over-voltage protection specifications

| Symbol | Description                                    | Condition                | Min. | Тур. | Max. | Unit |
|--------|------------------------------------------------|--------------------------|------|------|------|------|
|        | Charging complete threshold                    | Programmable: 3.6~4.48 V | -30  | -    | +30  | mV   |
|        | Battery over-voltage protection threshold (OV) | Programmable: 3.8~4.7 V  | -30  | -    | +30  | mV   |

### Table 4.4-5. BC1.2 specifications

| Symbol                                  | Description           | Condition         | Min. | Тур.          | Max. | Unit |
|-----------------------------------------|-----------------------|-------------------|------|---------------|------|------|
| IUNIT                                   | BC1.2 trickle current | VBAT < 2.2V       | -    | 11            | -    | mA   |
| IPRECC1 (USB<br>host and AC<br>adapter) | PRECC1<br>current     | 2.2 < VBAT < 3.3V | -    | 3.92mV/Rsense | -    | mA   |

© 2015 – 2017 MediaTek Inc.

Page 50 of 124



| Symbol | Description                     | Condition         | Min. | Тур. | Max. | Unit    |
|--------|---------------------------------|-------------------|------|------|------|---------|
| T1     | 5 minute<br>dedicated<br>timer  | 2.2 < VBAT < 2.7V | 3.5  | 5    | 6.5  | min.    |
| T2     | 35 minute<br>dedicated<br>timer | 2.7 < VBAT < 3.3V | 25.6 | 32   | 38.4 | min.    |
| TUNIT  | BC1.1 trickle current period    |                   | -    | -    | 1    | seconds |

# 4.5. Power On/Off sequence

PMU handles the power-on and power-off of the handset. If the battery voltage is neither in the UVLO state  $(V_{BAT} \geq UVLO_{VTHH})$  nor in thermal condition, there will be three methods to power on the handset.

- 1) Pulling the PWRKEY low (press PWRKEY).
- 2) Setting the PWRHOLD to high.
- 3) Plugging in a valid charger.

The power on/off sequence is shown in Figure 4-6 and Figure 4-7.



Figure 4-6. Power-on/off control sequence by pressing PWRKEY

© 2015 - 2017 MediaTek Inc.

Page 51 of 124



Figure 4-7. Power-on/off control sequence by charger plug in

1) Pushing PWRKEY (pulling the PWRKEY pin to low level).

Pulling PWRKEY low is a typical method to turn on the handset. The system reset ends once all default-on regulators are sequentially turned on. After that, the baseband will send the BBWAKEUP signal back to PMIC for acknowledgement. To successfully power on the handset, PWRKEY should be kept low until PMIC receives BBWAKEUP from the baseband.

2) RTC module generates PWRHOLD to wake up the system.

If the RTC module is scheduled to wake up the handset at some time, the PWRHOLD signal will be directly sent to PMIC. In this case, PWRHOLD becomes high at specific moment and allows PMIC power-on. This is called RTC alarm.

3) Valid charger plug-in (CHRIN voltage within valid range).

The charger plug-in will also turn on the handset if the charger is valid. When PMU\_CHGIN input voltage is greater than CHGIN\_VTHH and VSYS>UVLO, the handset will also be powered on.

#### **Under-voltage lockout (UVLO)**

The UVLO state in PMIC prevents start-up if the initial voltage of the main battery is below UVLO\_VTH. The judgment is done by VBATSNS. It ensures that the handset is powered on with the battery in good condition. The UVLO function is performed by a hysteretic comparator, to ensure smooth power-on. In addition, when the battery voltage is getting lower, it will enter the UVLO state and PMIC will be turned off by itself, except for VRTC LDO, to prevent further discharging. Once PMIC enters the UVLO state, it will draw low quiescent current. RTC LDO will still be working until DDLO disables it.

#### **Deep discharge lockout (DDLO)**

© 2015 - 2017 MediaTek Inc.

Page 52 of 124



PMIC will enter the deep discharge lockout (DDLO) state when the battery voltage drops below DDLO\_VTHL. In this state, VRTC LDO will be shut down. Otherwise, it will draw very low quiescent current to prevent further discharging or even damage to the cells.

#### Reset

PMIC contains a reset control circuit that takes effect at both power-up and power-down. The RESETB pin is held low in the beginning of power-up and returns to high after the pre-determined delay time. The delay time is controlled by a large counter, which uses the clock from the internal ring-oscillator. At power-off, the RESETB pin will return to low immediately without any delay.

#### Over-temperature protection

If the die temperature of PMIC exceeds 125°C (typical condition), PMIC will automatically disable all regulators except for VRTC. Once the over-temperature state is resolved, a new power-on sequence will be required to enable the regulators.

### 4.6. LED current sink (ISINK)

Maximum of two indicator LED drivers are supported. Figure 4-8 provides the usage of indicator LED drivers. The LED driver of MT2523 series supports PWM mode and breath mode. The LED current changing from small to large then descending is the breath mode. The breathing cycle time, including Trising\_1, Trising\_2, Ton, Toff, Tfalling 1, and Tfalling 2 period can be modified through software configuration of the registers.



Figure 4-8. ISINK block diagram

### 4.6.1. ISINK functional specifications

Table 4.6-1. ISINK specifications

| Symbol | Description           | Condition                                                | Min. | Тур. | Max. | Unit |
|--------|-----------------------|----------------------------------------------------------|------|------|------|------|
|        | Sink current of ISINK | Von > 0.15V, 100% dimming duty, ISINKS_CHx_STEP = 000    | -    | 4    | -    | mA   |
|        | Sink current of ISINK | Von > 0.15V, 100% dimming duty, ISINKS_CHx_STEP = 001    | -    | 8    | -    | mA   |
|        | Sink current of ISINK | Von > 0.15V, 100% dimming<br>duty, ISINKS_CHx_STEP = 010 | -    | 12   | -    | mA   |

© 2015 - 2017 MediaTek Inc.

Page 53 of 124



| Symbol | Description           | Condition                                                | Min. | Тур. | Max. | Unit |
|--------|-----------------------|----------------------------------------------------------|------|------|------|------|
|        | Sink current of ISINK | Von > 0.15V, 100% dimming duty, ISINKS_CHx_STEP = 011    | 1    | 16   | 1    | mA   |
|        | Sink current of ISINK | Von > 0.15V, 100% dimming duty, ISINKS_CHx_STEP = 100    | -    | 20   | -    | mA   |
|        | Sink current of ISINK | Von > 0.15V, 100% dimming<br>duty, ISINKS_CHx_STEP = 101 | -    | 24   | -    | mA   |
|        | Current accuracy      | Von > 0.3V, 100% dimming duty                            | -15  | -    | 15   | %    |

### 4.7. Vibrator driver

The VIBR driver power allows up to 100mA current for eccentric rotating mass (ERM) or coin type vibrator with programmable output voltage.

### 4.8. PMU AUXADC

The PMU auxiliary ADC includes the following functional blocks:

- Analog multiplexer: Selects signals from one of the input channels. The signal, such as temperature, are monitored and transferred to the voltage domain.
- 15-bit A/D converter: Converts the multiplexed input signal to 15-bit digital data.

The PMU auxiliary ADC input range and specification is shown in Table 4.8-1 and Table 4.8-2.

Table 4.8-1. Application and input range of ADC channels

| Channel | Application  | Input range [V] |
|---------|--------------|-----------------|
| 0       | BATSNS       | 3.0 ~ 4.8       |
| 1       | ISENSE       | 3.0 ~ 4.8       |
| 2       | VCDT         | 0~1.5           |
| 3       | BATON        | 0.1 ~ 1.7       |
| Others  | Internal use | N/A             |

Table 4.8-2. AUXADC specifications

| Parameter              | Conditions             | Min. | Typical | Max. | Unit |
|------------------------|------------------------|------|---------|------|------|
| Supply voltage         |                        | 1.7  | 1.8     | 1.9  | V    |
| Resolution             | BATSNS / ISENSE        | -    | -       | 15   | Bits |
|                        | Others                 | -    | -       | 12   | Bits |
| Analog-input bandwidth |                        | -    | 50      | -    | kHz  |
| Sample rate            |                        | -    | 100     | -    | kHz  |
| Offset error           | Relative to full-scale | -1   | -       | +1   | %    |
| Gain error             | Relative to full-scale | -1   | -       | +1   | %    |
| INL                    | 15-bit output          | -2   | -       | +2   | LSB  |
| DNL                    | 15-bit output          | -2   | -       | +2   | LSB  |

© 2015 - 2017 MediaTek Inc.

Page 54 of 124



| Parameter                                               | Conditions             | Min. | Typical | Max. | Unit |
|---------------------------------------------------------|------------------------|------|---------|------|------|
| Current consumption                                     | Active mode            | -    | 350     | -    | μΑ   |
| Fuel Gauge application                                  |                        |      |         |      |      |
| Time-Base Accuracy                                      | Active mode            | -0.5 | -       | 0.5  | %    |
| Current consumption with 10S tracking period (Hardware) | Average current        | -    | 0.091   | -    | μΑ   |
| BATSNS Voltage Error                                    | VBAT=4.2V , TA = 25 °C | -5   | -       | 5    | mV   |
|                                                         | TA =-20 ~ 70 °C        | -    | ±10     | -    | mV   |



# 5. Low Power Control System

# **5.1.** Power sources

The power structure embedded with various LDOs is shown in Figure 5-1. Detailed descriptions of the control interface and register definition of each LDO and BUCK is provided in section 4, "Power Management Unit".

The VCBUCK or VCLDO is reserved for the digital core power, and the IO power is generally connected with VIO18, VIO28 and VMC. The VA is dedicated to the analog components, such as audio AD/DA and PLL in the chip. Power source options for the external device such as PSRAM, sensors, SD card, and camera are also available. The VMC is reserved for an external SD card extension. The VCAMA is reserved for camera applications.



Figure 5-1. Power sources provided by PMU for system power planning

© 2015 - 2017 MediaTek Inc.

Page 56 of 124



# 5.2. MTCMOS power domain

The MTCMOS technology is adopted to reduce the power consumption according to different scenarios. Table 5.2-1 provides the list of MTCMOS partitions. Each domain can be optionally turned on and off by software control.

Table 5.2-1. The MTCMOS power domain

| MTCMOS<br>domain | Description                                                                                                                                                                                                     |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AO_PD            | Always on power domain. To save the power, only limited resources such as wakeup logics and modules that should keep register retention are designed in this domain.                                            |
| INFRA_PD         | The Infrasys MTCMOS domain. The major bus fabric and peripheral designs, such as I2C, UART, PWM, SPI, DMA and USB, are in this domain.                                                                          |
| CPU_PD           | CPU MTCMOS domain. The CPU core, cache controllers with ROM and RAM. This MTCMOS domain contains Cortex-M4 core and the cache controller with ROM and SRAM. It will power-off only in sleep or deep sleep mode. |
| MMSYS_PD         | Multimedia system MTCMOS domain. The display engine, 2D graphic engine, image processing unit and camera interface are in this domain.                                                                          |
| BT_AO_PD         | BT_AO MTCMOS domain. Circuits that belong to BT/BLE/ANT are designed in this domain.                                                                                                                            |
| BT_OFF_PD        | BT_OFF MTCMOS domain. Circuits that belong to BT/BLE/ANT are designed in this domain.                                                                                                                           |
| DSP_PD           | DSP MTCMOS domain. The FD216 DSP with ROM and RAM and the audio interface (I2S, PCM and MIC) are supported in this domain.                                                                                      |

### 5.3. Power modes

Different power modes are designed to optimize the current consumption further. Table 5.3-1 summarizes the power modes and peripheral usage.

Table 5.3-1. Power modes

| Feature                      | Configurabl    | Configurable power mode |           |                          |           |          |
|------------------------------|----------------|-------------------------|-----------|--------------------------|-----------|----------|
|                              | High-<br>Speed | Full-Speed              | Low-Speed | Sleep                    | DeepSleep | PowerOff |
| СРИ                          | Active         | Active                  | Active    | Off                      | Off       | Off      |
| CPU Frequency                | 208Mhz         | 104Mhz                  | 26Mhz     | Off                      | Off       | Off      |
| BUS Frequency                | 62.4Mhz        | 62.4Mhz                 | 13M       | Off                      | Off       | Off      |
| VCORE Voltage <sup>(1)</sup> | 1.3            | 1.1                     | 0.9       | 0.9                      | 0.9       | Off      |
| Flash                        | On             | On                      | On        | PowerDown                | PowerDown | Off      |
| PSRAM                        | On             | On                      | On        | HalfSleep <sup>(2)</sup> | HalfSleep | Off      |

<sup>(1)</sup> It means the minimum VCORE voltage requirement for CPU frequency reaches 208MHz, 104MHz and 26MHz for each power mode, respectively.

© 2015 - 2017 MediaTek Inc.

Page 57 of 124

<sup>(2)</sup> The data is retained in this mode.



| Feature                    | Configurable power mode |          |            |               |               |      |
|----------------------------|-------------------------|----------|------------|---------------|---------------|------|
| SRAM                       | On                      | On       | On         | Retention/Off | Retention/Off | Off  |
| MCU Clock Source           | PLL                     | HFOSC    | DCXO/LFOSC | Off           | Off           | Off  |
| RTC                        | On                      | On       | On         | On            | On            | On   |
| System Current             | 85μA/MHz                | 55μA/MHz | 50μA/MHz   | 48μΑ          | 35μΑ          | 17μΑ |
| MCU Current                | 70μA/MHz                | 50μA/MHz | 40μA/MHz   | -             | -             | _    |
| Wakeup time <sup>(3)</sup> | -                       | -        | -          | LowSpeed: 7µs | 320µs         | 50ms |
|                            |                         |          |            | Others: 320µs |               |      |

### 1) Active mode for High-Speed, Full-Speed and Low-Speed

In these modes, the maximum frequency of MCU is 208Mhz, 104Mhz and 26Mhz, respectively, and the minimum VCORE voltage requirement is 1.3V, 1.1V and 0.9V, respectively, for different performance requirements and low power optimization. The code can be executed from SRAM, PSRAM and Serial Flash device. There is also an independent clock gating control to lower the power consumption, if the peripherals are idle.

#### 2) Idle mode for Sleep and DeepSleep

In this mode, there is only 32kHz clock available, the other clock sources are turned off. In **Sleep** mode, the voltage is fixed to 0.9V and the wakeup time for **LowSpeed** is only 7µs when fast wakeup is required. In **DeepSleep** mode, the wakeup time is 320µs but current consumption is lower than in **Sleep** mode.

#### 3) PowerOff mode

In this mode, all power supply sources are off except VRTC. It supports RTC timer to wake up the system and can detect the charger and if it's plugged-in, and more.

# 5.4. Power performance summary

Table 5.4-1 lists example current consumptions in VBAT domain. Note that the current measurement conditions are typical conditions for process, voltage and temperature. Besides, the RTC is configured in SCXO mode.

Table 5.4-1. Current consumption in different power modes

| Power mode | Test Conditions                      | Typical | Unit |
|------------|--------------------------------------|---------|------|
| PowerOff   | System Off                           | 17      | μΑ   |
|            | No SRAM retained                     |         |      |
|            | Only RTC and PMU AO are alive        |         |      |
| DeepSleep  | • 160kB SRAM is retained             | 35      | μΑ   |
|            | Serial Flash in deep power down mode |         |      |
|            | DC-DC off                            |         |      |
|            | All MTCMOS off                       |         |      |
|            | PSRAM power off                      |         |      |
|            | • VCORE = 0.7V                       |         |      |

<sup>(3)</sup> The wakeup time defines the instant the CPU can execute the first instruction.

© 2015 - 2017 MediaTek Inc.

Page 58 of 124



| Power mode                       | Test Conditions                                  | Typical             | Unit |
|----------------------------------|--------------------------------------------------|---------------------|------|
|                                  | • 160kB SRAM is retained                         | 48                  | μΑ   |
|                                  | Flash in deep power down mode                    |                     |      |
|                                  | DC-DC off                                        |                     |      |
|                                  | All MTCMOS off                                   |                     |      |
|                                  | PSRAM power on                                   |                     |      |
| Sleep                            | • 160kB SRAM is retained                         | 42                  | μΑ   |
|                                  | Flash in deep power down mode                    |                     |      |
|                                  | DC-DC off                                        |                     |      |
|                                  | All MTCMOS off                                   |                     |      |
|                                  | PSRAM power off                                  |                     |      |
|                                  | 160kB SRAM retained                              | 54                  | μΑ   |
|                                  | Flash in deep power down mode                    |                     |      |
|                                  | DC-DC off                                        |                     |      |
|                                  | All MTCMOS off                                   |                     |      |
|                                  | PSRAM power on                                   |                     |      |
| CPU Power Efficiency             |                                                  |                     |      |
| CoreMark_TCM at Low-             | Running from TCM                                 | 0.26mA and 40μA/MHz | _    |
| Speed <sub>(1)</sub>             | DC-DC on                                         |                     |      |
|                                  | PSRAM power off                                  |                     |      |
|                                  | CPU clock frequency 25MHz by using<br>LFOSC      |                     |      |
| CoreMark_TCM at Full-Speed       | Running from TCM                                 | 0.44mA and 50μA/MHz | _    |
|                                  | DC-DC on                                         |                     |      |
|                                  | PSRAM power off                                  |                     |      |
|                                  | CPU clock frequency 95MHz by using<br>HFOSC      |                     |      |
| CoreMark_TCM at High-Speed       | Running from TCM                                 | 3.2mA and 70μA/MHz  | -    |
|                                  | DC-DC on                                         |                     |      |
|                                  | PSRAM power off                                  |                     |      |
|                                  | CPU clock frequency 208MHz by using DCXO and PLL |                     |      |
| CoreMark_Cache at Low-<br>Speed  | Running from serial flash, cache enabled         | 0.32mA and 53μA/MHz | _    |
|                                  | DC-DC on                                         |                     |      |
|                                  | CPU clock frequency 25MHz by using<br>LFOSC      |                     |      |
| CoreMark_Cache at Full-<br>Speed | Running from serial flash, cache enabled         | 0.48mA and 70.5     | -    |

 $^{(1)}$  The power consumption is represented as MCU power efficiency with the power, including the PMU, PLL, DCXO, RTC etc.

© 2015 – 2017 MediaTek Inc.

Page 59 of 124



| Power mode                            | Test Conditions                                                                                                                                                         | Typical             | Unit |
|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------|
|                                       | DC-DC on     CPU clock frequency 95MHz by using HFOSC                                                                                                                   | μ <b>A/MHz</b>      |      |
| CoreMark_Cache High-Speed             | <ul> <li>Running from serial flash, cache enabled</li> <li>DC-DC on</li> <li>CPU clock frequency 208MHz by using DCXO and PLL</li> </ul>                                | 3.3mA and 98 μA/MHz | -    |
| Bluetooth RF only Power Consu         | mption                                                                                                                                                                  |                     |      |
| Bluetooth TX Current                  | Bluetooth RF TX Current, 0dBm                                                                                                                                           | 16                  | mA   |
| Bluetooth RX Current                  | Bluetooth RF RX Current, 1 Mbps                                                                                                                                         | 9                   | mA   |
| Chip Power Consumption in Blu         | etooth use cases                                                                                                                                                        |                     |      |
| Bluetooth LE connection               | 1T1R; Period: 1280ms; TX Power: 0dBm; PSRAM off;                                                                                                                        | 69                  | μА   |
| Bluetooth LE advertising              | 3T3R; Period: 1280ms; TX Power: 0dBm; PSRAM off;                                                                                                                        | 72                  | μΑ   |
| Bluetooth paging scan                 | Period: 1280ms; TX Power: 0dBm; PSRAM off;                                                                                                                              | 182                 | μА   |
| Bluetooth sniff                       | Period: 1280ms; TX Power: 0dBm; PSRAM off;                                                                                                                              | 127                 | μА   |
| Bluetooth voice                       | <ul> <li>Bluetooth Voice - Connection: eSCO;</li> <li>Packet Type: 2-EV3</li> <li>Codec: mSBC</li> <li>Air Coding: Transparent Data</li> <li>PSRAM power off</li> </ul> | 15                  | mA   |
| BLUETOOTH A2DP                        | <ul> <li>A2DP Stereo streaming MPEG-2,4 AAC LC:</li> <li>44.1 kHz sampling</li> <li>No sniff</li> <li>Channel Mode Support: 2</li> <li>PSRAM power off</li> </ul>       | 12                  | mA   |
| GNSS Power Consumption <sup>(2)</sup> |                                                                                                                                                                         |                     |      |
| GNSS Track Mode                       | The receiver is tracking and not searching for satellites in order to save power after 3D fix. This mode has optimized power for navigation.                            | 18                  | mA   |
| GNSS Low Power Mode                   | GNSS On-Sleep duty cycle operation within 1 second to save power.                                                                                                       | 7                   | mA   |

<sup>(2)</sup> Only for MT2523G



| Power mode | Test Conditions                                                                                                                                                                           | Typical | Unit |
|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------|
|            | <ul> <li>Supports dynamic duty operation to<br/>balance performance and power<br/>consumption.</li> </ul>                                                                                 |         |      |
|            | <ul> <li>Automatically return to normal mode</li> <li>when in difficult environment to<br/>maintain accuracy. Minimum SNR<br/>to enter duty cycle operation is<br/>about 21dB.</li> </ul> |         |      |
|            | <ul> <li>when decoding the navigation<br/>message is requested.</li> </ul>                                                                                                                |         |      |

# 5.5. Peripheral constraints and voltage for power mode

Table 5.5-1 and Table 5.5-2 list the operation state of peripherals in the always-on and power-down domains.

Table 5.5-1. Always-on power domain peripherals

| Peripheral               | High/Full/Low-speed<br>Mode | Wakeup Source for Sleep and DeepSleep modes |
|--------------------------|-----------------------------|---------------------------------------------|
| eFUSE                    | Mandatory, VCORE = 1.2V     | -                                           |
| Always-on DMA controller | 0                           | -                                           |
| MIPI                     | Mandatory, VCORE ≥ 1.1V     | -                                           |
| Keypad Scanner           | 0                           | 0                                           |
| GPC                      | 0                           | 0                                           |
| GPT                      | 0                           | 0                                           |
| PWM (0, 1)               | 0                           | -                                           |
| Display PWM              | 0                           | -                                           |
| GPDAC                    | 0                           | -                                           |
| ACCDET                   | 0                           | 0                                           |

Table 5.5-2. INFRA\_PD power-down domain peripherals

| Module Description        | High/Full/Low-speed Mode | Wakeup Source for Sleep and DeepSleep mode |
|---------------------------|--------------------------|--------------------------------------------|
| Power-down DMA controller | 0                        | -                                          |
| TRNG                      | 0                        | -                                          |
| SDIO (0, 1)               | 0                        | 0                                          |
| Serial flash              | 0                        | -                                          |

© 2015 – 2017 MediaTek Inc.

Page 61 of 124



| Module Description      | High/Full/Low-speed Mode | Wakeup Source for Sleep and DeepSleep mode |
|-------------------------|--------------------------|--------------------------------------------|
| PSRAM controller        | 0                        | -                                          |
| UART (0, 1, 2, 3)       | 0                        | 0                                          |
| SPI_MASTER (0, 1, 2, 3) | 0                        | -                                          |
| SPI_SLAVE               | 0                        | 0                                          |
| PWM (2, 3, 4, 5)        | 0                        | -                                          |
| I2C (0, 1, 2)           | 0                        | -                                          |
| AUXADC                  | 0                        | 0                                          |
| USB controller          | Mandatory, VCORE ≥ 1.2V  | 0                                          |

- The wakeup source for peripherals, such as UART, is from IO. When an interrupt is detected, the sleep controller turns on the CPU\_PD and INFRA\_PD MTCMOS domains by default.
- There are voltage constraints for VCORE for eFUSE, MIPI and USB. The voltage control is software configurable.



# 6. Pin Description

# 6.1. MT2523G ball diagram

For MT2523G, a TFBGA 9.2mm\*6mm, 246-ball, 0.4mm pitch package is offered. Pin-outs and the top view for this package are shown in Figure 6-1.

|   | 1                             | 2             | 3                 | 4               | 5                             | 6              | 7                  | 8              | 9                | 10      | 11              | 12               | 13              | 14             | 15           | 16                  | 17                  | 18                       | 19                       | 20                 | 21                 | 22                            |   |
|---|-------------------------------|---------------|-------------------|-----------------|-------------------------------|----------------|--------------------|----------------|------------------|---------|-----------------|------------------|-----------------|----------------|--------------|---------------------|---------------------|--------------------------|--------------------------|--------------------|--------------------|-------------------------------|---|
| А | <dummy<br>_NET&gt;</dummy<br> | BATSNS        | ISENSE            | VCDT            | X                             | GPO_1          | X                  | DVDD_GP<br>O   | XTAL1            | XTAL2   | EXT_CLK_<br>SEL | BT_LNA           | AVDD13_<br>BTRF | AVDD_VB<br>T   | GPIO_C4      | DVDD_VI<br>O_C      | X                   | CMCSK                    | CMCSD1                   | X                  | GPS_AVSS<br>43_DCV | <dummy<br>_NET&gt;</dummy<br> | A |
| В | VDRV                          | TESTMOD<br>E  | AVDD18_<br>AUXADC | AVSS_VRE<br>F   | VREF                          | GPO_3          | UTXD0              | URXD0          | X                | GPIO_C3 | X               | AVSS_BT          | GPIO_B2         | X              | GPIO_A1      | CMCSD0              | CMRST               | CMPDN                    | CMMCLK                   | GPO_2              | GPS_AVD<br>D43_DCV | GPS_AVD<br>D11_CLD<br>O       | В |
| С | X                             | BATON         | VBT               | AVDD33_<br>USB  | PWRKEY                        | SRCLKENA<br>I  | AVDD18_<br>DCXO    | FREF           | X                | GPIO_B5 | AVSS_BT         | AVSS_BT          | GPIO_C1         | X              | GPIO_A4      | X                   | X                   | GPIO_A0                  | GPS_DVSS<br>11_CORE      | GPS_DCV_<br>FB     | GPS_DCV            | GPS_AVSS<br>11_CLDO           | С |
| D | ISINK                         | CHRLDO        | USB_DP            | AVSS33_U<br>SB  | $\times$                      | X              | $\times$           | DVDD_VI<br>O_B | GPIO_B4          | GPIO_B1 | $\times$        | AVSS_BT          | GPIO_C2         | GPIO_C0        | GPIO_A2      | GPIO_A3             | GPIO_A5             | $\times$                 | GPS_AVD<br>D43_RTC       | GPS_FOR<br>CE_ON   | DVDD_VI<br>O_A     | GPS_AVD<br>D28_CLD<br>O       | D |
| E | VSF                           | VMC           | USB_DM            | AVSS28_<br>MIPI | $\times$                      | USB_VRT        | AVSS_PM<br>U       | AVSS_PM<br>U   | AVSS_DCX<br>O    | GPIO_B3 | GPIO_B0         | AVSS_BT          | SDA0            | SCLO           | DVDD_VS<br>F | GPS_TX1             | GPS_32K_<br>OUT     | $\times$                 | X                        | X                  | $\times$           | GPS_AVD<br>D28_TLD<br>O       | E |
| F | VBAT_LD<br>OS2                | VBATSW        | AVDD28_<br>MIPI   | TDN             | X                             | X              | AVSS_PM<br>U       | GND            | GND              | GND     | GND             | GND              | GND             | GND            | GND          |                     | GPS_DVSS<br>11_CORE |                          | X                        | GPS_OSC            | GPS_AVD<br>D11_RTC | GPS_AVD<br>D_TCXO_S<br>W      | F |
| G | VCAMA                         | $\times$      | $\times$          | TDP             | $\times$                      | X              | $\times$           | GND            | GND              | GND     | GND             | GND              | GND             | GND            | GND          | GPS_DVSS<br>11_CORE |                     | GPS_DVD<br>D11_COR<br>E1 | GPS_JCK                  | GPS_RX1            |                    | GPS_AVD<br>D43_VBA<br>T       | G |
| н | VIBR                          | VA28          | VDDK              | $\times$        | TCN                           | X              | $\times$           | AVSS_PM<br>U   | GND              | GND     | GND             | GND              | GND             | GND            | GND          | GPS_DVSS<br>11_CORE |                     | $\times$                 | X                        | GPS_DVD<br>D28_IO1 | $\times$           | GPS_VREF                      | н |
| J | VUSB33                        | $\times$      | $\times$          | TVRT            | ТСР                           | X              | $\times$           | AVSS_PM<br>U   | AVSS_PM<br>U     | GND     | $\times$        | GND              | GND             | GND            | GND          | GPS_DVSS<br>11_CORE | GPS_DVSS<br>28_IO   | GPS_TX2                  | $\times$                 | GPS_DVD<br>D28_SF  | GPS_DVSS<br>28_SF  | $\times$                      | ٦ |
| к | VSWMP                         | VIO28         | VA18              | X               | AVSS28_A<br>BB                | AU_HSP         | AU_HSN             | $\times$       | DVDD18_<br>VIO18 | GND     | VDDK            | DVDD18_<br>VSWXM | LSCE_B          | LSRSTB         | GND          | GPS_JDI             | GPS_SCK1            | X                        | X                        | X                  | GPS_XIN            | GPS_XOU<br>T                  | к |
| L | VBAT_LD<br>OS1                | VSWDP         | VIO18             | AVSS_VRE<br>F   | AVSS28_A<br>BB                | AVSS28_H<br>P  | SYSRSTB_I<br>N     | AUXADCI<br>N_4 | FSOURCE_<br>A    | GPO_0   | RESETB_O<br>UT  | LSDA             | LSCK            | LSA0           | $\times$     | $\times$            | GPS_JRCK            | GPS_RX2                  | GPS_DVD<br>D11_COR<br>E2 | GPS_T1P            | GPS_T1N            | GPS_AVD<br>D18_CM             | ٦ |
| М | vswxm                         | AU_HPR        | AVDD28_<br>ABB    | AUD_VRE<br>F    | ACCDET                        | GPDAC          | X                  | AUXADCI<br>N_2 | FSOURCE_<br>D    | X       | AUXADCI<br>N_3  | AUXADCI<br>N_1   | X               | DVDD_VI<br>O_B | LPTE         | GPS_TX0             | X                   | GPS_RX0                  | GPS_XTES<br>T            | X                  | GPS_HRST<br>_B     | GPS_AVD<br>D18_RXFE           | М |
| N | VCORE_L<br>DO                 | AU_HPL        | AU_VIN1_<br>N     | AU_VIN1_<br>P   | AU_MICBI<br>ASO               | VCORE_F<br>B   | VBAT_BU<br>CK_CTRL | AUXADCI<br>N_0 | VDIG18           | MCDA3   | MCDA2           | MCDA1            | мссмо           | AVDD_RT<br>C   | XIN          | RTC_XOSC<br>32_ENB  | GPS_JRST<br>-       | GPS_JMS                  | GPS_EINT<br>0            | GPS_EINT<br>1      | $\times$           | GPS_RFIN                      | N |
| Р | <dummy<br>_NET&gt;</dummy<br> | AU_VINO_<br>N | AU_VINO_<br>P     | $\times$        | <dummy<br>_NET&gt;</dummy<br> | VBAT_VC<br>ORE | VCORE_B<br>UCK     | $\times$       | GND_VCO<br>RE    | мсск    | $\times$        | MCDA0            | DVDD33_<br>VMC  | $\times$       | хоит         | $\times$            | GPS_SCS1            | GPS_JDO                  | $\times$                 | GPS_DVD<br>D28_IO2 | GPS_AVSS<br>_RF    | <dummy<br>_NET&gt;</dummy<br> | Р |
|   | 1                             | 2             | 3                 | 4               | 5                             | 6              | 7                  | 8              | 9                | 10      | 11              | 12               | 13              | 14             | 15           | 16                  | 17                  | 18                       | 19                       | 20                 | 21                 | 22                            |   |

Figure 6-1. MT2523G ball diagram and top view

### 6.1.1. MT2523G pin coordination

Table 6.1-1. MT2523G pin coordinates

| Pin# | Net name                | Pin# | Net name    | Pin# | Net name     |
|------|-------------------------|------|-------------|------|--------------|
| A1   | <dummy_net></dummy_net> | E3   | USB_DM      | K2   | VIO28        |
| A10  | XTAL2                   | E4   | AVSS28_MIPI | K21  | GPS_XIN      |
| A11  | EXT_CLK_SEL             | E6   | USB_VRT     | K22  | GPS_XOUT     |
| A12  | BT_LNA                  | E7   | AVSS_PMU    | К3   | VA18         |
| A13  | AVDD13_BTRF             | E8   | AVSS_PMU    | K5   | AVSS28_ABB   |
| A14  | AVDD_VBT                | E9   | AVSS_DCXO   | K6   | AU_HSP       |
| A15  | GPIO_C4                 | F1   | VBAT_LDOS2  | K7   | AU_HSN       |
| A16  | DVDD_VIO_C              | F10  | GND         | K9   | DVDD18_VIO18 |
| A18  | CMCSK                   | F11  | GND         | L1   | VBAT_LDOS1   |
| A19  | CMCSD1                  | F12  | GND         | L10  | GPO_0        |

© 2015 – 2017 MediaTek Inc.

Page 63 of 124



| Pin# | Net name                | Pin# | Net name         | Pin# | Net name         |
|------|-------------------------|------|------------------|------|------------------|
| A2   | BATSNS                  | F13  | GND              | L11  | RESETB_OUT       |
| A21  | GPS_AVSS43_DCV          | F14  | GND              | L12  | LSDA             |
| A22  | <dummy_net></dummy_net> | F15  | GND              | L13  | LSCK             |
| А3   | ISENSE                  | F16  | GPS_DVSS11_CORE  | L14  | LSA0             |
| A4   | VCDT                    | F17  | GPS_DVSS11_CORE  | L17  | GPS_JRCK         |
| A6   | GPO_1                   | F18  | GPS_DVSS11_CORE  | L18  | GPS_RX2          |
| A8   | DVDD_GPO                | F2   | VBATSW           | L19  | GPS_DVDD11_CORE2 |
| A9   | XTAL1                   | F20  | GPS_OSC          | L2   | VSWDP            |
| B1   | VDRV                    | F21  | GPS_AVDD11_RTC   | L20  | GPS_T1P          |
| B10  | GPIO_C3                 | F22  | GPS_AVDD_TCXO_SW | L21  | GPS_T1N          |
| B12  | AVSS_BT                 | F3   | AVDD28_MIPI      | L22  | GPS_AVDD18_CM    |
| B13  | GPIO_B2                 | F4   | TDN              | L3   | VIO18            |
| B15  | GPIO_A1                 | F7   | AVSS_PMU         | L4   | AVSS_VREF        |
| B16  | CMCSD0                  | F8   | GND              | L5   | AVSS28_ABB       |
| B17  | CMRST                   | F9   | GND              | L6   | AVSS28_HP        |
| B18  | CMPDN                   | G1   | VCAMA            | L7   | SYSRSTB_IN       |
| B19  | CMMCLK                  | G10  | GND              | L8   | AUXADCIN_4       |
| B2   | TESTMODE                | G11  | GND              | L9   | FSOURCE_A        |
| B20  | GPO_2                   | G12  | GND              | M1   | VSWXM            |
| B21  | GPS_AVDD43_DCV          | G13  | GND              | M11  | AUXADCIN_3       |
| B22  | GPS_AVDD11_CLDO         | G14  | GND              | M12  | AUXADCIN_1       |
| В3   | AVDD18_AUXADC           | G15  | GND              | M14  | DVDD_VIO_B       |
| B4   | AVSS_VREF               | G16  | GPS_DVSS11_CORE  | M15  | LPTE             |
| B5   | VREF                    | G17  | GPS_DVSS11_CORE  | M16  | GPS_TX0          |
| В6   | GPO_3                   | G18  | GPS_DVDD11_CORE1 | M18  | GPS_RX0          |
| В7   | UTXD0                   | G19  | GPS_JCK          | M19  | GPS_XTEST        |
| В8   | URXD0                   | G20  | GPS_RX1          | M2   | AU_HPR           |
| C10  | GPIO_B5                 | G21  | GPS_AVSS43_MISC  | M21  | GPS_HRST_B       |
| C11  | AVSS_BT                 | G22  | GPS_AVDD43_VBAT  | M22  | GPS_AVDD18_RXFE  |
| C12  | AVSS_BT                 | G4   | TDP              | M3   | AVDD28_ABB       |
| C13  | GPIO_C1                 | G8   | GND              | M4   | AUD_VREF         |
| C15  | GPIO_A4                 | G9   | GND              | M5   | ACCDET           |
| C18  | GPIO_A0                 | H1   | VIBR             | M6   | GPDAC            |
| C19  | GPS_DVSS11_CORE         | H10  | GND              | M8   | AUXADCIN_2       |
| C2   | BATON                   | H11  | GND              | M9   | FSOURCE_D        |
| C20  | GPS_DCV_FB              | H12  | GND              | N1   | VCORE_LDO        |
| C21  | GPS_DCV                 | H13  | GND              | N10  | MCDA3            |
| C22  | GPS_AVSS11_CLDO         | H14  | GND              | N11  | MCDA2            |
| C3   | VBT                     | H15  | GND              | N12  | MCDA1            |

© 2015 – 2017 MediaTek Inc.

Page 64 of 124



| Pin# | Net name        | Pin# | Net name        | Pin# | Net name                |
|------|-----------------|------|-----------------|------|-------------------------|
| C4   | AVDD33_USB      | H16  | GPS_DVSS11_CORE | N13  | МССМ0                   |
| C5   | PWRKEY          | H17  | GPS_DVSS11_CORE | N14  | AVDD_RTC                |
| C6   | SRCLKENAI       | H2   | VA28            | N15  | XIN                     |
| C7   | AVDD18_DCXO     | H20  | GPS_DVDD28_IO1  | N16  | RTC_XOSC32_ENB          |
| C8   | FREF            | H22  | GPS_VREF        | N17  | GPS_JRST_               |
| D1   | ISINK           | H3   | VDDK            | N18  | GPS_JMS                 |
| D10  | GPIO_B1         | H5   | TCN             | N19  | GPS_EINTO               |
| D12  | AVSS_BT         | H8   | AVSS_PMU        | N2   | AU_HPL                  |
| D13  | GPIO_C2         | H9   | GND             | N20  | GPS_EINT1               |
| D14  | GPIO_C0         | J1   | VUSB33          | N22  | GPS_RFIN                |
| D15  | GPIO_A2         | J10  | GND             | N3   | AU_VIN1_N               |
| D16  | GPIO_A3         | J12  | GND             | N4   | AU_VIN1_P               |
| D17  | GPIO_A5         | J13  | GND             | N5   | AU_MICBIAS0             |
| D19  | GPS_AVDD43_RTC  | J14  | GND             | N6   | VCORE_FB                |
| D2   | CHRLDO          | J15  | GND             | N7   | VBAT_BUCK_CTRL          |
| D20  | GPS_FORCE_ON    | J16  | GPS_DVSS11_CORE | N8   | AUXADCIN_0              |
| D21  | DVDD_VIO_A      | J17  | GPS_DVSS28_IO   | N9   | VDIG18                  |
| D22  | GPS_AVDD28_CLDO | J18  | GPS_TX2         | P1   | <dummy_net></dummy_net> |
| D3   | USB_DP          | J20  | GPS_DVDD28_SF   | P10  | MCCK                    |
| D4   | AVSS33_USB      | J21  | GPS_DVSS28_SF   | P12  | MCDA0                   |
| D8   | DVDD_VIO_B      | J4   | TVRT            | P13  | DVDD33_VMC              |
| D9   | GPIO_B4         | J5   | TCP             | P15  | XOUT                    |
| E1   | VSF             | J8   | AVSS_PMU        | P17  | GPS_SCS1_               |
| E10  | GPIO_B3         | J9   | AVSS_PMU        | P18  | GPS_JDO                 |
| E11  | GPIO_B0         | K1   | VSWMP           | P2   | AU_VINO_N               |
| E12  | AVSS_BT         | K10  | GND             | P20  | GPS_DVDD28_IO2          |
| E13  | SDA0            | K11  | VDDK            | P21  | GPS_AVSS_RF             |
| E14  | SCL0            | K12  | DVDD18_VSWXM    | P22  | <dummy_net></dummy_net> |
| E15  | DVDD_VSF        | K13  | LSCE_B          | Р3   | AU_VINO_P               |
| E16  | GPS_TX1         | K14  | LSRSTB          | P5   | <dummy_net></dummy_net> |
| E17  | GPS_32K_OUT     | K15  | GND             | P6   | VBAT_VCORE              |
| E2   | VMC             | K16  | GPS_JDI         | P7   | VCORE_BUCK              |
| E22  | GPS_AVDD28_TLDO | K17  | GPS_SCK1        | Р9   | GND_VCORE               |

# 6.2. MT2523D and MT2523S ball diagram

For MT2523D and MT2523S, a TFBGA 6.2mm x 5.8mm, 165-ball, 0.4mm pitch package is offered. Pin-outs and the top view for this package are shown in Figure 6-2.

© 2015 – 2017 MediaTek Inc.

Page 65 of 124



|   | 1              | 2             | 3               | 4               | 5                            | 6                  | 7             | 8               | 9              | 10              | 11               | 12              | 13             | 14               | 15                 |   |
|---|----------------|---------------|-----------------|-----------------|------------------------------|--------------------|---------------|-----------------|----------------|-----------------|------------------|-----------------|----------------|------------------|--------------------|---|
| Α | BATSNS         | ISENSE        | VCDT            | X               | DVDD_G<br>PO                 | GPO_1              | $\times$      | XTAL1           | XTAL2          | EXT_CLK_<br>SEL | BT_LNA           | AVDD13<br>_BTRF | X              | AVDD_V<br>BT     | GPIO_C1            | Α |
| В | VDRV           | TESTMO<br>DE  | AVSS_VR<br>EF   | VREF            | AVDD18<br>_AUXAD<br>C        | GPO_3              | UTXD0         | URXD0           | FREF           | AVSS_BT         | AVSS_BT          | GPIO_C4         | GPIO_C2        | GPIO_C0          | DVDD_VI<br>O_C     | В |
| С | X              | BATON         | VBT             | AVDD33<br>_USB  | PWRKEY                       | SRCLKEN<br>AI      | X             | AVDD18<br>_DCXO | X              | AVSS_BT         | AVSS_BT          | CMCSD0          | X              | SDA0             | X                  | С |
| D | ISINK          | CHRLDO        | USB_DP          | AVSS33_<br>USB  | $\times$                     | $\times$           | $\times$      | $\times$        | AVSS_DC<br>XO  | AVSS_BT         | GPIO_C3          | сммськ          | смсѕк          | SCLO             | CMCSD1             | D |
| E | VSF            | VMC           | USB_DM          | AVSS28_<br>MIPI | $\times$                     | USB_VRT            | AVSS_P<br>MU  | $\times$        | AVSS_BT        | $\times$        | GPO_2            | CMPDN           | CMRST          | DVDD_V<br>SF     | DVDD_VI<br>O_A     | E |
| F | VBAT_LD<br>OS2 | VBATSW        | VIBR            | TDN             | X                            | X                  | AVSS_P<br>MU  | GND             | GND            | GND             | X                | GND             | X              | GPIO_A2          | X                  | F |
| G | VCAMA          | X             | VDDK            | TDP             | $\times$                     | X                  | AVSS_P<br>MU  | GND             | GND            | GND             | GPIO_B2          | GPIO_A4         | GPIO_A3        | GPIO_A0          | GPIO_A1            | G |
| Н | VA28           | $\times$      | AVDD28<br>_MIPI | TVRT            | TCN                          | $\times$           | AVSS_P<br>MU  | AVSS_P<br>MU    | GND            | GND             | GPIO_B5          | GPIO_A5         | $\times$       | GPIO_B0          | DVDD_VI<br>O_B     | Н |
| J | VUSB33         | VA18          | X               | X               | ТСР                          | X                  | AU_HSP        | AVSS_P<br>MU    | AVSS_P<br>MU   | GND             | GPIO_B4          | X               | X              | GPIO_B3          | X                  | J |
| к | VSWMP          | VIO28         | $\times$        | $\times$        | $\times$                     | AVSS28_<br>HP      | AU_HSN        | AVSS_P<br>MU    | LPTE           | $\times$        | RESETB_<br>OUT   | GPO_0           | GPIO_B1        | DVDD18<br>_VSWXM | VDDK               | к |
| L | VBAT_LD<br>OS1 | VSWDP         | VIO18           | AVSS_VR<br>EF   | $\times$                     | AVSS28_<br>ABB     | ACCDET        | AUXADCI<br>N_4  | LSCE_B         | LSA0            | GND              | LSCK            | $\times$       | LSDA             | FSOURCE<br>_D      | L |
| М | vswxm          | AU_HPR        | AVDD28<br>_ABB  | AUD_VR<br>EF    | <dumm<br>Y_NET&gt;</dumm<br> | GPDAC              | $\times$      | AUXADCI<br>N_2  | LSRSTB         | $\times$        | DVDD18<br>_VIO18 | FSOURCE<br>_A   | AVDD_R<br>TC   | AUXADCI<br>N_3   | $\times$           | М |
| N | VCORE_L<br>DO  | AU_HPL        | AU_VIN1<br>_P   | AU_MIC<br>BIASO | VCORE_F<br>B                 | VBAT_BU<br>CK_CTRL | X             | AUXADCI<br>N_0  | SYSRSTB<br>_IN | мсск            | MCDA1            | MCDA0           | мссмо          | AUXADCI<br>N_1   | RTC_XOS<br>C32_ENB | N |
| Р | AU_VINO<br>_N  | AU_VINO<br>_P | AU_VIN1<br>_N   | X               | VBAT_VC<br>ORE               | VCORE_B<br>UCK     | GND_VC<br>ORE | VDIG18          | X              | MCDA3           | MCDA2            |                 | DVDD33<br>_VMC | хоит             | XIN                | Р |
|   | 1              | 2             | 3               | 4               | 5                            | 6                  | 7             | 8               | 9              | 10              | 11               | 12              | 13             | 14               | 15                 |   |

Figure 6-2. MT2523D and MT2523S ball diagram and top view

### 6.2.1. MT2523D and MT2523S pin coordination

Table 6.2-1. MT2523D and MT2523S pin coordinates

| Pin#        | Net name | Pin#        | Net name | Pin#       | Net name |
|-------------|----------|-------------|----------|------------|----------|
| BATSNS      | A1       | USB_DM      | E3       | AVSS28_HP  | K6       |
| EXT_CLK_SEL | A10      | AVSS28_MIPI | E4       | AU_HSN     | K7       |
| BT_LNA      | A11      | USB_VRT     | E6       | AVSS_PMU   | K8       |
| AVDD13_BTRF | A12      | AVSS_PMU    | E7       | LPTE       | К9       |
| AVDD_VBT    | A14      | AVSS_BT     | E9       | VBAT_LDOS1 | L1       |
| GPIO_C1     | A15      | VBAT_LDOS2  | F1       | LSA0       | L10      |
| ISENSE      | A2       | GND         | F10      | GND        | L11      |
| VCDT        | A3       | GND         | F12      | LSCK       | L12      |
| DVDD_GPO    | A5       | GPIO_A2     | F14      | LSDA       | L14      |
| GPO_1       | A6       | VBATSW      | F2       | FSOURCE_D  | L15      |
| XTAL1       | A8       | VIBR        | F3       | VSWDP      | L2       |
| XTAL2       | A9       | TDN         | F4       | VIO18      | L3       |

© 2015 – 2017 MediaTek Inc.

Page 66 of 124



| Pin#          | Net name | Pin#        | Net name | Pin#                    | Net name |
|---------------|----------|-------------|----------|-------------------------|----------|
| VDRV          | B1       | AVSS_PMU    | F7       | AVSS_VREF               | L4       |
| AVSS_BT       | B10      | GND         | F8       | AVSS28_ABB              | L6       |
| AVSS_BT       | B11      | GND         | F9       | ACCDET                  | L7       |
| GPIO_C4       | B12      | VCAMA       | G1       | AUXADCIN_4              | L8       |
| GPIO_C2       | B13      | GND         | G10      | LSCE_B                  | L9       |
| GPIO_C0       | B14      | GPIO_B2     | G11      | VSWXM                   | M1       |
| DVDD_VIO_C    | B15      | GPIO_A4     | G12      | DVDD18_VIO18            | M11      |
| TESTMODE      | B2       | GPIO_A3     | G13      | FSOURCE_A               | M12      |
| AVSS_VREF     | В3       | GPIO_A0     | G14      | AVDD_RTC                | M13      |
| VREF          | B4       | GPIO_A1     | G15      | AUXADCIN_3              | M14      |
| AVDD18_AUXADC | B5       | VDDK        | G3       | AU_HPR                  | M2       |
| GPO_3         | B6       | TDP         | G4       | AVDD28_ABB              | M3       |
| UTXD0         | B7       | AVSS_PMU    | G7       | AUD_VREF                | M4       |
| URXD0         | B8       | GND         | G8       | <dummy_net></dummy_net> | M5       |
| FREF          | B9       | GND         | G9       | GPDAC                   | M6       |
| AVSS_BT       | C10      | VA28        | H1       | AUXADCIN_2              | M8       |
| AVSS_BT       | C11      | GND         | H10      | LSRSTB                  | M9       |
| CMCSD0        | C12      | GPIO_B5     | H11      | VCORE_LDO               | N1       |
| SDA0          | C14      | GPIO_A5     | H12      | МССК                    | N10      |
| BATON         | C2       | GPIO_B0     | H14      | MCDA1                   | N11      |
| VBT           | C3       | DVDD_VIO_B  | H15      | MCDA0                   | N12      |
| AVDD33_USB    | C4       | AVDD28_MIPI | H3       | МССМ0                   | N13      |
| PWRKEY        | C5       | TVRT        | H4       | AUXADCIN_1              | N14      |
| SRCLKENAI     | C6       | TCN         | H5       | RTC_XOSC32_ENB          | N15      |
| AVDD18_DCXO   | C8       | AVSS_PMU    | H7       | AU_HPL                  | N2       |
| ISINK         | D1       | AVSS_PMU    | H8       | AU_VIN1_P               | N3       |
| AVSS_BT       | D10      | GND         | H9       | AU_MICBIAS0             | N4       |
| GPIO_C3       | D11      | VUSB33      | J1       | VCORE_FB                | N5       |
| CMMCLK        | D12      | GND         | J10      | VBAT_BUCK_CTRL          | N6       |
| CMCSK         | D13      | GPIO_B4     | J11      | AUXADCIN_0              | N8       |
| SCL0          | D14      | GPIO_B3     | J14      | SYSRSTB_IN              | N9       |
| CMCSD1        | D15      | VA18        | J2       | AU_VINO_N               | P1       |
| CHRLDO        | D2       | ТСР         | J5       | MCDA3                   | P10      |
| USB_DP        | D3       | AU_HSP      | J7       | MCDA2                   | P11      |
| AVSS33_USB    | D4       | AVSS_PMU    | J8       | DVDD33_VMC              | P13      |
| AVSS_DCXO     | D9       | AVSS_PMU    | J9       | XOUT                    | P14      |
| VSF           | E1       | VSWMP       | K1       | XIN                     | P15      |
| GPO_2         | E11      | RESETB_OUT  | K11      | AU_VINO_P               | P2       |
| CMPDN         | E12      | GPO_0       | K12      | AU_VIN1_N               | P3       |

© 2015 – 2017 MediaTek Inc.

Page 67 of 124



| Pin#       | Net name | Pin#         | Net name | Pin#       | Net name |
|------------|----------|--------------|----------|------------|----------|
| CMRST      | E13      | GPIO_B1      | K13      | VBAT_VCORE | P5       |
| DVDD_VSF   | E14      | DVDD18_VSWXM | K14      | VCORE_BUCK | P6       |
| DVDD_VIO_A | E15      | VDDK         | K15      | GND_VCORE  | P7       |
| VMC        | E2       | VIO28        | K2       | VDIG18     | P8       |

# 6.3. MT2523 series pins

Table 6.3-1. Acronym for pin types and I/O structure

| Name         | Abbreviation | Description                                      |
|--------------|--------------|--------------------------------------------------|
| Pin Type     | Al           | Analog input                                     |
|              | AO           | Analog output                                    |
|              | AIO          | Analog bi-direction                              |
|              | DI           | Digital input                                    |
|              | DO           | Digital output                                   |
|              | DIO          | Digital bi-direction                             |
|              | Р            | Power                                            |
|              | G            | Ground                                           |
| IO Structure | TYPE0        | pull-up/down                                     |
|              | TYPE1        | pull-up/down,                                    |
|              |              | 3.63V tolerance                                  |
|              | TYPE2        | pull-up/down,                                    |
|              |              | Keypad scan (column)                             |
|              |              | 3.63V tolerance                                  |
|              | TYPE3        | pull-up/down,                                    |
|              |              | Keypad scan (row) 3.63V tolerance                |
|              | TYPE4        | pull-up/down,                                    |
|              | 111 24       | AUXADC input,                                    |
|              |              | 3.63V tolerance                                  |
|              | TYPE5        | Dedicated input I/O with weak pull-up resistor   |
|              | TYPE6        | Dedicated input I/O with weak pull-down resistor |



Table 6.3-2. MT2523 series pin function description and power domain (group1)

| Pin N   | umber              | Pin Name       | Pin  | 10        | Pin Description                                    | Alternate                                              | Power domain |
|---------|--------------------|----------------|------|-----------|----------------------------------------------------|--------------------------------------------------------|--------------|
| MT2523G | MT2523D<br>MT2523S |                | Type | Structure |                                                    | Pin<br>Functions                                       |              |
| Syster  | m                  |                |      |           |                                                    |                                                        |              |
| L11     | K11                | RESETB_OUT     | DO   | TYPE1     | System reset output                                | -                                                      | DVDD18_VIO18 |
| C6      | C6                 | SRCLKENAI      | DI   | TYPE1     | 26MHz clock request by external devices            | -                                                      | DVDD_GPO     |
| L7      | N9                 | SYSRSTB_IN     | DI   | TYPE5     | System reset input                                 | -                                                      | VIO18        |
| Gene    | ral purpo          | se I/O – Group | Α    |           |                                                    |                                                        |              |
| C18     | G14                | GPIO_A0        | DIO  | TYPE1     | GPIO, Group A, Pin 0                               | SDIO (1),<br>I2S Slave,<br>UART (1),<br>SPI_MASTER (0) | DVDD_VIO_A   |
| B15     | G15                | GPIO_A1        | DIO  | TYPE1     | GPIO, Group A, Pin 1                               | SDIO (1),<br>I2S Slave,<br>UART (1),<br>SPI_MASTER (0) | DVDD_VIO_A   |
| D15     | F14                | GPIO_A2        | DIO  | TYPE1     | GPIO, Group A, Pin 2                               | SDIO (1),<br>I2S Slave,<br>UART (2),<br>SPI_MASTER (0) | DVDD_VIO_A   |
| D16     | G13                | GPIO_A3        | DIO  | TYPE1     | GPIO, Group A, Pin 3                               | SDIO (1),<br>I2S Slave,<br>UART (2),<br>SPI_MASTER (0) | DVDD_VIO_A   |
| C15     | G12                | GPIO_A4        | DIO  | TYPE1     | GPIO, Group A, Pin 4                               | SDIO (1),<br>I2C (2)                                   | DVDD_VIO_A   |
| D17     | H12                | GPIO_A5        | DIO  | TYPE1     | GPIO, Group A, Pin 5                               | SDIO (1),<br>I2C (2)                                   | DVDD_VIO_A   |
| Genei   | ral purpo          | se I/O – Group | В    |           |                                                    |                                                        |              |
| E11     | H14                | GPIO_B0        | DIO  | TYPE3     | GPIO, Group B, Pin 0, with<br>KEYPAD function      | Keypad Scanner,<br>UART (1,3),<br>CM4 JTAG             | DVDD_VIO_B   |
| D10     | K13                | GPIO_B1        | DIO  | TYPE3     | GPIO, Group B, Pin 1, with<br>KEYPAD function      | Keypad Scanner,<br>I2C (2),<br>CM4 JTAG                | DVDD_VIO_B   |
| B13     | G11                | GPIO_B2        | DIO  | TYPE3     | GPIO, Group B, Pin 2, with Keypad Scanner, I2C (2) |                                                        | DVDD_VIO_B   |
| E10     | J14                | GPIO_B3        | DIO  | TYPE2     | :== (=)                                            |                                                        | DVDD_VIO_B   |

© 2015 – 2017 MediaTek Inc.

Page 69 of 124



| Pin N | umber     | Pin Name        | Pin      | 10          | Pin Description                               | Alternate                                                     | Power domain |
|-------|-----------|-----------------|----------|-------------|-----------------------------------------------|---------------------------------------------------------------|--------------|
|       |           |                 |          |             |                                               | CM4 JTAG                                                      |              |
| D9    | J11       | GPIO_B4         | DIO      | TYPE2       | GPIO, Group B, Pin 4, with<br>KEYPAD function | Keypad Scanner,<br>UART (1,3),<br>CM4 JTAG                    | DVDD_VIO_B   |
| C10   | H11       | GPIO_B5         | DIO      | TYPE2       | GPIO, Group B, Pin 5, with KEYPAD function    | Keypad Scanner,<br>CM4 JTAG                                   | DVDD_VIO_B   |
| Gener | ral purpo | ose I/O – Group | С        |             |                                               |                                                               |              |
| D14   | B14       | GPIO_CO         | DIO      | TYPE1       | GPIO, Group C, Pin 0                          | I2S Master,<br>I2S Slave,<br>PWM (0),<br>SPI_MASTER (1)       | DVDD_VIO_C   |
| C13   | A15       | GPIO_C1         | DIO      | TYPE1       | GPIO, Group C, Pin 1                          | I2S Master, I2S Slave, PWM (1), SPI_MASTER (1)                | DVDD_VIO_C   |
| D13   | B13       | GPIO_C2         | DIO      | TYPE1       | GPIO, Group C, Pin 2                          | I2S Master,<br>I2S Slave,<br>PWM (2),<br>SPI_MASTER (1)       | DVDD_VIO_C   |
| B10   | D11       | GPIO_C3         | DIO      | TYPE1       | GPIO, Group C, Pin 3                          | I2S Master,<br>I2S Slave,<br>PWM (3),<br>SPI_MASTER (1)       | DVDD_VIO_C   |
| A15   | B12       | GPIO_C4         | DIO      | TYPE1       | GPIO, Group C, Pin 4                          | PWM (4)                                                       | DVDD_VIO_C   |
| Gener | ral purpo | ose I/O with AU | KADC inp | out channel |                                               |                                                               |              |
| N8    | N8        | AUXADCIN_0      | DIO      | TYPE4       | GPIO with AUXADX input channel 0              | AUXADCIN (0), UART (2), PWM (0), SPI_MASTER (0,1), I2S Master | DVDD_VIO_B   |
| M12   | N14       | AUXADCIN_1      | DIO      | TYPE4       | GPIO with AUXADX input channel 1              | AUXADCIN (1), UART (2), PWM (1), SPI_MASTER (0,1), I2S Master | DVDD_VIO_B   |
| M8    | M8        | AUXADCIN_2      | DIO      | TYPE4       | GPIO with AUXADX input<br>channel 2           | AUXADCIN (2), UART (3), SPI_MASTER (0,1), I2S Master          | DVDD_VIO_B   |
| M11   | M14       | AUXADCIN_3      | DIO      | TYPE4       | GPIO with AUXADX input channel 3              | AUXADCIN (3),                                                 | DVDD_VIO_B   |

© 2015 – 2017 MediaTek Inc.

Page 70 of 124



| Pin Number |           | Pin Name   | Pin | 10    | Pin Description                                                     | Alternate                                                                     | Power domain |
|------------|-----------|------------|-----|-------|---------------------------------------------------------------------|-------------------------------------------------------------------------------|--------------|
|            |           |            |     |       |                                                                     | UART (3),<br>SPI_MASTER<br>(0,1),<br>I2S Master                               |              |
| L8         | L8        | AUXADCIN_4 | DIO | TYPE4 | GPIO with AUXADX input channel 4                                    | AUXADCIN (4)                                                                  | DVDD_VIO_B   |
| Gene       | ral purpo | ose output |     |       |                                                                     |                                                                               |              |
| L10        | K12       | GPO_0      | DO  | TYPE1 | General purpose output, Pin<br>0                                    | Display PWM                                                                   | DVDD18_VIO18 |
| A6         | A6        | GPO_1      | DO  | TYPE1 | General purpose output, Pin<br>1                                    | -                                                                             | DVDD_GPO     |
| B20        | E11       | GPO_2      | DO  | TYPE1 | General purpose output, Pin 2                                       | -                                                                             | DVDD_VIO_A   |
| В6         | В6        | GPO_3      | DO  | TYPE1 | General purpose output, Pin 3                                       | -                                                                             | DVDD_GPO     |
| UART       | interfac  | e          |     |       |                                                                     |                                                                               |              |
| В8         | B8        | URXD0      | DIO | TYPE1 | UARTO receive data                                                  | -                                                                             | DVDD_GPO     |
| В7         | В7        | UTXD0      | DIO | TYPE1 | UARTO transmit data                                                 | -                                                                             | DVDD_GPO     |
| Came       | ra interf | ace        |     |       |                                                                     |                                                                               |              |
| B17        | E13       | CMRST      | DIO | TYPE1 | CMOS sensor reset signal output                                     | GPCOUNTER (0),<br>Cortex-M4 JTAG,<br>SDIO (1)                                 | DVDD_VIO_A   |
| B18        | E12       | CMPDN      | DIO | TYPE1 | CMOS sensor power down control                                      | PCM,<br>SPI_MASTER<br>(2,3),<br>SPI_SLAVE (0),<br>Cortex-M4 JTAG,<br>SDIO (1) | DVDD_VIO_A   |
| B16        | C12       | CMCSD0     | DIO | TYPE1 | CMOS sensor data input 0                                            | PCM,<br>SPI_MASTER<br>(2,3),<br>SPI_SLAVE (0),<br>Cortex-M4 JTAG,<br>SDIO (1) | DVDD_VIO_A   |
| A19        | D15       | CMCSD1     | DIO | TYPE1 | CMOS sensor data input 1                                            | PCM,<br>SPI_MASTER<br>(2,3),<br>SPI_SLAVE (0),<br>Cortex-M4 JTAG,<br>SDIO (1) | DVDD_VIO_A   |
| B19        | D12       | CMMCLK     | DIO | TYPE1 | CMOS sensor pixel clock input PCM, SPI_MASTER (2,3), SPI_SLAVE (0), |                                                                               | DVDD_VIO_A   |

© 2015 – 2017 MediaTek Inc.

Page 71 of 124



| Pin Nu | umber    | Pin Name | Pin | Ю     | Pin Description                                       | Alternate                                                         | Power domain |
|--------|----------|----------|-----|-------|-------------------------------------------------------|-------------------------------------------------------------------|--------------|
|        |          |          |     |       |                                                       | Cortex-M4 JTAG,<br>SDIO (1)                                       |              |
| A18    | D13      | CMCSK    | DIO | TYPE1 | CMOS sensor pixel clock output                        | SDIO (1)                                                          | DVDD_VIO_A   |
| SDIO   | interfac | е        |     |       |                                                       |                                                                   |              |
| P10    | N10      | МССК     | DIO | TYPE1 | SD serial clock/memory stick serial clock             | I2C (0,2),<br>PWM (0),<br>UART (1),<br>SDIO (0)                   | DVDD33_VMC   |
| N13    | N13      | МССМО    | DIO | TYPE1 | SD command<br>output/memory stick bus<br>state output | I2C (0,2),<br>PWM (1),<br>UART (1),<br>SDIO (0)                   | DVDD33_VMC   |
| P12    | N12      | MCDA0    | DIO | TYPE1 | SD serial data IO 0/memory<br>stick serial data IO    | SPI_MASTER (3),<br>SPI_SLAVE (0),<br>PWM (2),<br>PCM,<br>SDIO (1) | DVDD33_VMC   |
| N12    | N11      | MCDA1    | DIO | TYPE1 | SD serial data IO 1/memory<br>stick serial data IO    | SPI_MASTER (3),<br>SPI_SLAVE (0),<br>PWM (2),<br>PCM,<br>SDIO (1) | DVDD33_VMC   |
| N11    | P11      | MCDA2    | DIO | TYPE1 | SD serial data IO 2/memory<br>stick serial data IO    | SPI_MASTER (3),<br>SPI_SLAVE (0),<br>PWM (2),<br>PCM,<br>SDIO (1) | DVDD33_VMC   |
| N10    | P10      | MCDA3    | DIO | TYPE1 | SD serial data IO 3/memory<br>stick serial data IO    | SPI_MASTER (3),<br>SPI_SLAVE (0),<br>PWM (2),<br>PCM,<br>SDIO (1) | DVDD33_VMC   |
| I2C in | terface  |          |     |       |                                                       |                                                                   | _            |
| E14    | D14      | SCL0     | DIO | TYPE1 | I2C clock pin of controller 0                         | -                                                                 | DVDD_VIO_A   |
| E13    | C14      | SDA0     | DIO | TYPE1 | I2C data pin of controller 0                          | -                                                                 | DVDD_VIO_A   |
|        | nterface | 1        |     |       |                                                       | T .                                                               |              |
| K14    | M9       | LSRSTB   | DIO | TYPE1 | Serial display interface reset signal                 | I2C (1)                                                           | DVDD18_VIO18 |
| K13    | L9       | LSCE_B   | DIO | TYPE1 |                                                       |                                                                   | DVDD18_VIO18 |
| L13    | L12      | LSCK     | DIO | TYPE1 | Serial display interface clock                        | SPI_MASTER (2)                                                    | DVDD18_VIO18 |
| L12    | L14      | LSDA     | DIO | TYPE1 | Serial display interface data                         | I2C (1),                                                          | DVDD18_VIO18 |

© 2015 – 2017 MediaTek Inc.

Page 72 of 124



| Pin Number   I |     | Pin Name | Pin | 10    | Pin Description                  | Alternate      | Power domain |
|----------------|-----|----------|-----|-------|----------------------------------|----------------|--------------|
|                |     |          |     |       |                                  | SPI_MASTER (2) |              |
| L14            | L10 | LSA0     | DIO | TYPE1 | Serial display interface address | SPI_MASTER (2) | DVDD18_VIO18 |
| M15            | К9  | LPTE     | DIO | TYPE1 | Serial display tearing signal    | I2C (1)        | DVDD18_VIO18 |

Table 6.3-3. MT2523 series pin function description and power domain (group2)

| Pin#    |                    | Pin Name           | Pin Type | Description                         | Power domain |
|---------|--------------------|--------------------|----------|-------------------------------------|--------------|
| MT2523G | MT2523D<br>MT2523S |                    |          |                                     |              |
| Blueto  | ooth               |                    |          |                                     |              |
| A12     | A11                | BT_LNA             | AIO      | Bluetooth RF single-ended input     | AVDD_VBT     |
| Clock   | 26MHz I            | осхо               |          |                                     |              |
| C8      | В9                 | FREF               | AO       | DCXO reference clock output         | AVDD18_DCXO  |
| A9      | A8                 | XTAL1              | AIO      | Input 1 for DCXO crystal            | AVDD18_DCXO  |
| A10     | A9                 | XTAL2              | AIO      | Input 2 for DCXO crystal            | AVDD18_DCXO  |
| A11     | A10                | EXT_CLK_SEL        | AIO      | DCXO mode selection                 | AVDD18_DCXO  |
| USB     |                    |                    |          |                                     |              |
| E3      | E3                 | USB_DM             | AIO      | D- data input/output                | -            |
| D3      | D3                 | USB_DP             | AIO      | D+ data input/output                | -            |
| E6      | E6                 | USB_VRT            | AIO      | USB reference voltage               | -            |
| Real-t  | ime cloc           | k                  |          |                                     |              |
| N15     | P15                | XIN                | AIO      | Input pin for 32K crystal           | AVDD_RTC     |
| P15     | P14                | XOUT               | AIO      | Input pin for 32K crystal           | AVDD_RTC     |
| N16     | N15                | RTC_XOSC32_E<br>NB | AIO      | Pin option for external 32K crystal | AVDD_RTC     |
| Analo   | g baseba           | and                |          |                                     |              |
| M2      | M2                 | AU_HPR             | AO       | Audio head phone output (R channel) | AVDD28_ABB   |
| N2      | N2                 | AU_HPL             | AO       | Audio head phone output (L channel) | AVDD28_ABB   |
| К6      | J7                 | AU_HSP             | AO       | Voice handset output (positive)     | AVDD28_ABB   |
| K7      | K7                 | AU_HSN             | AO       | Voice handset output (negative)     | AVDD28_ABB   |
| Р3      | P2                 | AU_VINO_P          | Al       | Microphone 0 input (positive)       | AVDD28_ABB   |
| P2      | P1                 | AU_VINO_N          | Al       | Microphone 0 input (negative)       | AVDD28_ABB   |
| N4      | N3                 | AU_VIN1_P          | Al       | Microphone 1 input (positive)       | AVDD28_ABB   |
| N3      | Р3                 | AU_VIN1_N          | AI       | Microphone 1 input (negative)       | AVDD28_ABB   |
| M4      | M4                 | AUD_VREF           | AI       | Audio reference voltage             | -            |
| L4      | В3                 | AVSS_VREF          | AI       | Audio reference ground              | -            |
|         | L4                 |                    |          |                                     |              |



| Pin#     |          | Pin Name           | Pin Type | Description                                      | Power domain |
|----------|----------|--------------------|----------|--------------------------------------------------|--------------|
| N5       | N4       | AU_MICBIAS0        | Al       | Microphone bias source 0                         | -            |
| M6       | M6       | GPDAC              | AO       | General purpose DAC output                       | AVDD28_ABB   |
| M5       | L7       | ACCDET             | Al       | Accessory detection                              | AVDD28_ABB   |
| Powe     | r manag  | ement unit         |          |                                                  | ·            |
| К3       | J2       | VA18               | AO       | LDO output                                       | VBAT_LDOS1   |
| H2       | H1       | VA28               | AO       | LDO output for ABB                               | VBAT_LDOS2   |
| G1       | G1       | VCAMA              | AO       | LDO output for camera                            | VBAT_LDOS2   |
| H1       | F3       | VIBR               | AO       | LDO output for vibrator                          | VBAT_LDOS2   |
| L3       | L3       | VIO18              | AO       | LDO output                                       | VBAT_LDOS1   |
| K2       | K2       | VIO28              | AO       | LDO output                                       | VBAT_LDOS1   |
| E2       | E2       | VMC                | AO       | LDO output for memory card                       | VBAT_LDOS2   |
| E1       | E1       | VSF                | AO       | LDO output                                       | VBAT_LDOS2   |
| C3       | C3       | VBT                | AO       | LDO output                                       | VBAT_LDOS2   |
| N9       | P8       | VDIG18             | AO       | LDO output for RTC, PMU digital part             | VBAT_LDOS1   |
| K1       | K1       | VSWMP              | AO       | LDO output                                       | VBATSW       |
| M1       | M1       | VSWXM              | AO       | LDO output                                       | VBATSW       |
| J1       | J1       | VUSB33             | AO       | LDO output for USB                               | VBAT_LDOS1   |
| N1       | N1       | VCORE_LDO          | AO       | LDO output for digital core circuit              | VBAT_LDOS1   |
| D1       | D1       | ISINK              | Al       | Backlight driver channel 0                       | VBAT_LDOS2   |
| P7       | Р6       | VCORE_BUCK         | AO       | VCORE BUCK output                                | VBAT_VCORE   |
| N6       | N5       | VCORE_FB           | Al       | VCORE BUCK feedback                              | VBAT_VCORE   |
| N7       | N6       | VBAT_BUCK_CT<br>RL | Al       | VCORE BUCK control                               | VBAT_VCORE   |
| B5       | B4       | VREF               | AO       | Band gap reference                               | BATSNS       |
| B4<br>L4 | B3<br>L4 | AVSS_VREF          | AO       | Band gap reference ground                        | BATSNS       |
| A4       | A3       | VCDT               | Al       | Charger-In level sense pin                       | BATSNS       |
| B1       | B1       | VDRV               | AO       | IDAC current output open-drain pin               | BATSNS       |
| C2       | C2       | BATON              | Al       | Battery Pack, NTC connected pin                  | BATSNS       |
| A3       | A2       | ISENSE             | AO       | Top node of current sensing 0.2Ω Rsense resistor | BATSNS       |
| D2       | D2       | CHRLDO             | AO       | 2.8V shunt-regulator output                      | BATSNS       |
| B2       | B2       | TESTMODE           | Al       | Test mode                                        | BATSNS       |
| C5       | C5       | PWRKEY             | Al       | PWR key                                          | BATSNS       |
| A2       | A1       | BATSNS             | Р        | Battery node of battery pack                     | -            |
| F2       | F2       | VBATSW             | Р        | Battery switch output                            | -            |
| L1       | L1       | VBAT_LDOS1         | Р        | Battery input for LDOS1 group                    | -            |
| F1       | F1       | VBAT_LDOS2         | Р        | Battery input for LDOS2 group                    | -            |
| P6       | P5       | VBAT_VCORE         | Р        | Battery input for VCORE BUCK                     | _            |

© 2015 – 2017 MediaTek Inc.

Page 74 of 124



| Pin#                             |                                              | Pin Name          | Pin Type | Description                     | Power domain |
|----------------------------------|----------------------------------------------|-------------------|----------|---------------------------------|--------------|
| Р9                               | P7                                           | GND_VCORE         | G        | Ground for VCORE BUCK           | -            |
| Analo                            | g power                                      |                   |          |                                 |              |
| C4                               | C4                                           | AVDD33_USB        | Р        | USB 3.3V power input            | -            |
| F3                               | НЗ                                           | AVDD28_MIPI       | Р        | MIPI 2.8V power input           | -            |
| M3                               | M3                                           | AVDD28_ABB        | Р        | ABB 2.8V power input            | -            |
| A14                              | A14                                          | AVDD_BT           | Р        | BTRF power input                | -            |
| A13                              | A12                                          | AVDD13_BTRF       | Р        | BTRF 1.3V power input           | -            |
| C7                               | C8                                           | AVDD18_DCXO       | Р        | DCXO 1.8V power input           | -            |
| В3                               | B5                                           | AVDD18_AUXA<br>DC | Р        | PMU AUXADC power input          | -            |
| N14                              | M13                                          | AVDD_RTC          | Р        | RTC power input                 | -            |
| Analo                            | g ground                                     | d                 |          |                                 |              |
| D4                               | D4                                           | AVSS33_USB        | G        | USB ground                      | -            |
| E4                               | E4                                           | AVSS28_MIPI       | G        | MIPI ground                     | -            |
| K5<br>L5                         | L6                                           | AVSS28_ABB        | G        | ABB ground                      | -            |
| L6                               | К6                                           | AVSS28_HP         | G        | ABB headphone ground            | -            |
| B12<br>C11<br>C12<br>D12<br>E12  | B10<br>B11<br>C10<br>C11<br>D10<br>E9        | AVSS_BT           | G        | BT ground                       | -            |
| E9                               | D9                                           | AVSS_DCXO         | G        | DCXO ground                     | -            |
| E7<br>E8<br>F7<br>H8<br>J8<br>J9 | E7<br>F7<br>G7<br>H7<br>H8<br>J8<br>J9<br>K8 | AVSS_PMU          | G        | PMU ground                      | -            |
| Digita                           | l IO pow                                     | ver er            |          |                                 |              |
| D21                              | E15                                          | DVDD_VIO_A        | Р        | Power input of GPIO group A     | -            |
| D8<br>M12                        | H15                                          | DVDD_VIO_B        | Р        | Power input of GPIO group B     | -            |
| Α                                | B15                                          | DVDD_VIO_C        | Р        | Power input of GPIO group C     | -            |
| A8                               | A5                                           | DVDD_GPO          | Р        | Power input of GPO group        | -            |
| K9                               | M11                                          | DVDD18_VIO18      | Р        | Power input of LCM and VIO18 IO | -            |
| P13                              | P13                                          | DVDD33_VMC        | Р        | Power input of MSDC IO          | -            |
| E15                              | E14                                          | DVDD_VSF          | Р        | Power input of serial flash IO  | -            |

© 2015 – 2017 MediaTek Inc.

Page 75 of 124



| Pin#    | Pin# Pin Name Pin Type |                  | Pin Type | Description                  | Power domain |
|---------|------------------------|------------------|----------|------------------------------|--------------|
| K12     | K14                    | DVDD18_VSWX<br>M | Р        | Power input of SIP PSRAM     | -            |
| Digital | core po                | wer              |          |                              |              |
| Н3      | G3                     | VDDK             | Р        | Core power                   | -            |
| K11     | K15                    |                  |          |                              |              |
| eFUSE   | power                  |                  |          |                              |              |
| M9      | L15                    | FSOURCE_D        | Р        | EFUSE power input of digital | -            |
| L9      | M12                    | FSOURCE_A        | Р        | EFUSE power input of PMU     | -            |
| Digital | Digital ground         |                  |          |                              |              |
| -       | -                      | GND              | G        | Ground                       | -            |

### Table 6.3-4. Pins for GNSS module functionality (MT2523G only)

| Pin#<br>MT2523G | Pin Name         | Pin<br>Type | IO<br>Structure | Description                                                                                                    | Power<br>Domain |  |  |  |
|-----------------|------------------|-------------|-----------------|----------------------------------------------------------------------------------------------------------------|-----------------|--|--|--|
| System inte     | System interface |             |                 |                                                                                                                |                 |  |  |  |
| M21             | GPS_HRST_B       | DI          | TYPE5           | System reset. Active low<br>Default: pull-up                                                                   | GPS_DVDD28_IO2  |  |  |  |
| M19             | GPS_XTEST        | DI          | TYPE6           | Test mode. Must be kept low in normal mode. Default: pull-down                                                 | GPS_DVDD28_IO2  |  |  |  |
| Peripheral i    | nterface         |             |                 |                                                                                                                |                 |  |  |  |
| M18             | GPS_RX0          | DIO         | TYPE0           | Serial input for UART 0 Default: pull-up Default: 8mA driving                                                  | GPS_DVDD28_IO1  |  |  |  |
| M16             | GPS_TX0          | DIO         | TYPE0           | Serial output for UART 0<br>Default: pull-up<br>Default: 8mA driving                                           | GPS_DVDD28_IO1  |  |  |  |
| G20             | GPS_RX1          | DIO         | TYPE0           | Serial input for UART 1 Default: pull-up Default: 8mA driving                                                  | GPS_DVDD28_IO1  |  |  |  |
| E16             | GPS_TX1          | DIO         | TYPE0           | Serial output for UART 1<br>Default: pull-up<br>Default: 8mA driving                                           | GPS_DVDD28_IO1  |  |  |  |
| L18             | GPS_RX2          | DIO         | TYPE0           | Serial input for UART 2<br>Default: pull-up<br>Default: 8mA driving                                            | GPS_DVDD28_IO1  |  |  |  |
| J18             | GPS_TX2          | DIO         | TYPE0           | Serial output for UART 2 Default: pull-up Default: 8mA driving Strap pin tcxo_sw_sel 1'b0: AVDD_TCXO_SW output | GPS_DVDD28_IO1  |  |  |  |

© 2015 – 2017 MediaTek Inc.

Page 76 of 124



| Pin#<br>MT2523G | Pin Name  | Pin<br>Type | IO<br>Structure | Description                                                                                                                                                                           | Power<br>Domain |
|-----------------|-----------|-------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|
| W12323G         |           | 71          | Structure       | 1.8V<br>1'b1: AVDD_TCXO_SW output<br>2.8V                                                                                                                                             | Domain .        |
| K17             | GPS_SCK1  | DIO         | TYPEO           | SPI clock output Default: pull-up Default: 8mA driving Strap pin clk_sel[0] Clk_sel[1:0] Mode 2'b00: XTAL mode 2'b01: External clock mode 2'b10: TCXO mode 2'b11: 16.368MHz TCXO mode | GPS_DVDD28_IO1  |
| P17             | GPS_SCS1_ | DIO         | TYPE0           | SPI slave selection 1 Default: pull-up Default: 8mA driving Strap pin clk_sel[1]                                                                                                      | GPS_DVDD28_IO2  |
| G19             | GPS_JCK   | DIO         | TYPE0           | JTAG interface clock<br>Default: pull-down<br>Default: 8mA driving                                                                                                                    | GPS_DVDD28_IO1  |
| N18             | GPS_JMS   | DIO         | TYPE0           | JTAG interface mode selection<br>Default: pull-down<br>Default: 8mA driving                                                                                                           | GPS_DVDD28_IO2  |
| K16             | GPS_JDI   | DIO         | TYPE0           | JTAG interface data input.<br>Default: pull-down<br>Default: 8mA driving                                                                                                              | GPS_DVDD28_IO1  |



# 6.4. MT2523 series pin multiplexing

MT2523 series platform offers 48 GPIO pins. By setting up the control registers, the MCU software can control the direction, the output value and read the input values on the pins. The GPIOs and GPOs are multiplexed with other functions to reduce the pin count. To facilitate application use, the software can configure the clock to send outside the chip. There are six clock-out ports embedded in 48 GPIO pins and each clock-out can be programmed to output an appropriate clock source. Besides, when two GPIOs function for the same peripheral IP, the smaller GPIO serial number has higher priority than the one with larger number.



Figure 6-3. GPIO block diagram

MT2523 series has rich peripheral functions and the peripheral signals are shown as the table. The SDIO, SPI Master and SPI Slave can support signal group allocate on different pins.

| Alternate<br>Function | Signal List |
|-----------------------|-------------|
|                       | MC0_CK      |
|                       | MC0_CM0     |
| SDIO (0)              | MC0_DA0     |
| 3010 (0)              | MC0_DA1     |
|                       | MC0_DA2     |
|                       | MC0_DA3     |
|                       | MC1_A_CK    |
|                       | MC1_A_CM0   |
|                       | MC1_A_DA0   |
|                       | MC1_A_DA1   |
|                       | MC1_A_DA2   |
| SDIO (4)              | MC1_A_DA3   |
| SDIO (1)              | MC1_B_DA3   |
|                       | MC1_B_DA2   |
|                       | MC1_B_CM0   |
|                       | MC1 B CK    |
|                       | MC1_B_DA0   |
|                       | MC1_B_DA1   |

| Alternate<br>Function | Signal List |
|-----------------------|-------------|
| UART (0)              | URXD0       |
| UAKT (U)              | UTXD0       |
| UART (1)              | URXD1       |
| OAKT (1)              | UTXD1       |
| LIADT (2)             | URXD2       |
| UART (2)              | UTXD2       |
| LIADT (2)             | URXD3       |
| UART (3)              | UTXD3       |
| 120 (0)               | SCL0        |
| I2C (0)               | SDA0        |
| 120 (4)               | SCL1        |
| I2C (1)               | SDA1        |
| 126 (2)               | SCL2        |
| I2C (2)               | SDA2        |
|                       | MA_EDIDO    |
| 100.14                | MA_EDIDI    |
| I2S Master            | MA_EDIWS    |
|                       | MA_EDICK    |



| Alternate<br>Function | Signal List    |
|-----------------------|----------------|
|                       | MA_SPIO_A_CS   |
|                       | MA_SPIO_A_SCK  |
|                       | MA_SPIO_A_MOSI |
| SPI MASTER (0)        | MA_SPIO_A_MISO |
| SFI_MASTER (0)        | MA_SPIO_B_CS   |
|                       | MA_SPIO_B_SCK  |
|                       | MA_SPIO_B_MOSI |
|                       | MA_SPIO_B_MISO |
|                       | MA_SPI1_A_CS   |
|                       | MA_SPI1_A_SCK  |
|                       | MA_SPI1_A_MOSI |
| SPI MASTER (1)        | MA_SPI1_A_MISO |
| SIT_IVIASTER(I)       | MA_SPI1_B_CS   |
|                       | MA_SPI1_B_SCK  |
|                       | MA_SPI1_B_MOSI |
|                       | MA_SPI1_B_MISO |
|                       | MA_SPI2_A_CS   |
| SPI MASTER (2)        | MA_SPI2_A_SCK  |
| o o (=/               | MA_SPI2_A_MOSI |
|                       | MA_SPI2_A_MISO |
|                       | MA_SPI3_A_CS   |
|                       | MA_SPI3_A_SCK  |
|                       | MA_SPI3_A_MOSI |
| SPI MASTER (3)        | MA_SPI3_A_MISO |
| _                     | MA_SPI3_B_CS   |
|                       | MA_SPI3_B_SCK  |
|                       | MA_SPI3_B_MOSI |
|                       | MA_SPI3_B_MISO |
|                       | SLV_SPIO_CS    |
| SPI SLAVE (0)         | SLV_SPIO_SCK   |
| _                     | SLV_SPI0_MOSI  |
|                       | SLV_SPI0_MISO  |
|                       | DAISYNC        |
| PCM                   | DAIPCMIN       |
| 1 6141                | DAICLK         |
|                       | DAIPCMOUT      |

| Signal List |
|-------------|
| SLA_EDIDO   |
| SLA_EDIDI   |
| SLA_EDIWS   |
| SLA_EDICK   |
| PWM0        |
| PWM1        |
| PWM2        |
| PWM3        |
| PWM4        |
| PWM5        |
| CMRST       |
| CMPDN       |
| CMCSD0      |
| CMCSD1      |
| CMMCLK      |
| CMCSK       |
| LSRSTB      |
| LSCE_B      |
| LSCK        |
| LSDA        |
| LSA0        |
| LPTE        |
| AUXADCIN_0  |
| AUXADCIN_1  |
| AUXADCIN_2  |
| AUXADCIN_3  |
| AUXADCIN_4  |
| JTDI        |
| JTMS        |
| JTCK        |
| JTRSTB      |
| JTDO        |
|             |



Table 6.4-1. PinMux description

| Pin Name       | Mode 0         | Mode 1 | Mode 2            | Mode 3      | Mode 4             | Mode 5 | Mode 6            | N       |
|----------------|----------------|--------|-------------------|-------------|--------------------|--------|-------------------|---------|
| General purpos | se I/O – Group | A      |                   |             |                    |        |                   |         |
| GPIO_A0        | GPIO4          | EINT3  | MC1_A_CK          | SLA_EDIDO   |                    |        | URXD1             | N       |
| GPIO_A1        | GPIO5          | EINT4  | MC1_A_CM0         | SLA_EDIDI   |                    |        | UTXD1             | N<br>K  |
| GPIO_A2        | GPIO6          | EINT5  | MC1_A_DA0         | SLA_EDIWS   | URXD2              |        |                   | N<br>0  |
| GPIO_A3        | GPIO7          | EINT6  | MC1_A_DA1         | SLA_EDICK   | UTXD2              |        | BT_BUCK_EN_<br>HW | N<br>S0 |
| GPIO_A4        | GPIO8          | EINT7  | MC1_A_DA2         |             |                    |        | SCL2              |         |
| GPIO_A5        | GPIO9          | EINT8  | MC1_A_DA3         |             |                    |        | SDA2              |         |
| General purpos | se I/O – Group | В      |                   |             |                    |        |                   |         |
| GPIO_B0        | GPIO18         | KCOL2  | URXD1             | URXD3       |                    |        | LSCE1_B1          |         |
| GPIO_B1        | GPIO19         | KCOL1  | EINT18            | UARTO_RTS   | SCL2               |        |                   |         |
| GPIO_B2        | GPIO20         | KCOL0  | GPSFSYNC          | UARTO_CTS   | SDA2               |        | MA_SPI2_CS1       |         |
| GPIO_B3        | GPIO21         | KROW2  |                   | GPCOUNTER_0 | UART1_RTS<br>(Out) |        |                   |         |
| GPIO_B4        | GPIO22         | KROW1  | UTXD1             | UTXD3       |                    |        |                   |         |
| GPIO_B5        | GPIO23         | KROW0  | EINT19            | CLKO0       | UART1_CTS (In)     |        | MC_RST            |         |
| General purpos | se I/O – Group | С      |                   |             |                    |        |                   |         |
| GPIO_C0        | GPIO11         | EINT9  | BT_BUCK_EN_<br>HW | MA_EDIDO    | MA_SPI1_B_CS       | PWM0   | SLA_EDIDO         |         |
| GPIO_C1        | GPIO12         | EINT10 |                   | MA_EDIDI    | MA_SPI1_B_SC<br>K  | PWM1   | SLA_EDIDI         |         |
| GPIO_C2        | GPIO13         | EINT11 | CLKO3             | MA_EDIWS    | MA_SPI1_B_M<br>OSI | PWM2   | SLA_EDIWS         |         |
| GPIO_C3        | GPIO14         | EINT12 | CLKO4             | MA_EDICK    | MA_SPI1_B_MI<br>SO | PWM3   | SLA_EDICK         |         |
| GPIO_C4        | GPIO15         | EINT13 |                   |             |                    | PWM4   |                   |         |

© 2015 - 2017 MediaTek Inc.

This document contains information that is proprietary to MediaTek Inc.

Unauthorized reproduction or disclosure of this information in whole or in part is strictly prohibited.

# MEDIATEK

# **MT2523 Series Datasheet**

| General purpose I/O with AUXADC input channel |           |             |            |           |                    |                    |          |         |
|-----------------------------------------------|-----------|-------------|------------|-----------|--------------------|--------------------|----------|---------|
| AUXADCIN_0                                    | GPIO0     | EINT0       | AUXADCIN_0 | URXD2     | PWM0               | MA_SPI1_A_CS       | MA_EDIDO | N       |
| AUXADCIN_1                                    | GPIO1     | EINT1       | AUXADCIN_1 | UTXD2     | PWM1               | MA_SPI1_A_SC<br>K  | MA_EDIDI | N<br>K  |
| AUXADCIN_2                                    | GPIO2     | EINT2       | AUXADCIN_2 | URXD3     | UARTO_CTS (In)     | MA_SPI1_A_M<br>OSI | MA_EDIWS | N<br>0  |
| AUXADCIN_3                                    | GPIO3     | EINT14      | AUXADCIN_3 | UTXD3     | UARTO_RTS<br>(Out) | MA_SPI1_A_MI<br>SO | MA_EDICK | N<br>S0 |
| AUXADCIN_4                                    | GPIO10    | EINT15      | AUXADCIN_4 |           |                    |                    |          |         |
| General purpos                                | se output |             |            |           | _                  |                    |          |         |
| GPO_0                                         | GPO44     | LSCE1_B1    | DISP_PWM   |           |                    |                    |          |         |
| GPO_1                                         | GPO46     | MA_SPI0_CS1 |            |           |                    |                    |          |         |
| GPO_2                                         | GPO47     | MA_SPI1_CS1 |            |           |                    |                    |          |         |
| GPO_3                                         | GPO48     | MA_SPI3_CS1 |            |           |                    |                    |          |         |
| UART Interface                                |           |             |            |           |                    |                    |          |         |
| URXD0                                         | GPIO16    | URXD0       |            | EINT16    |                    |                    |          |         |
| UTXD0                                         | GPIO17    | UTXD0       |            | EINT17    |                    |                    |          |         |
| Camera Interfa                                | ce        |             |            |           |                    |                    |          |         |
| CMRST                                         | GPIO24    | CMRST       | LSRSTB     | CLKO1     | EINT9              | GPCOUNTER_0        | JTDI     |         |
| CMPDN                                         | GPIO25    | CMPDN       | LSCK1      | DAICLK    | MA_SPI2_A_CS       | MA_SPI3_A_CS       | JTMS     |         |
| CMCSD0                                        | GPIO26    | CMCSD0      | LSCE_B1    | DAIPCMIN  | MA_SPI2_A_SC<br>K  | MA_SPI3_A_SC<br>K  | JTCK     |         |
| CMCSD1                                        | GPIO27    | CMCSD1      | LSDA1      | DAIPCMOUT | MA_SPI2_A_M<br>OSI | MA_SPI3_A_M<br>OSI | JTRSTB   |         |
| CMMCLK                                        | GPIO28    | CMMCLK      | LSA0DA1    | DAISYNC   | MA_SPI2_A_MI<br>SO | MA_SPI3_A_MI<br>SO | JTDO     |         |
| CMCSK                                         | GPIO29    | CMCSK       | LPTE       |           | CMCSD2             | EINT10             |          |         |
| SDIO Interface                                |           |             |            |           |                    |                    |          |         |
| МССК                                          | GPIO30    | SCL0        | EINT11     | PWM0      | URXD1              | MC0_CK             |          |         |
| МССМ0                                         | GPIO31    | SDA0        | EINT12     | PWM1      | UTXD1              | MC0_CM0            |          |         |

© 2015 - 2017 MediaTek Inc.

This document contains information that is proprietary to MediaTek Inc.

Unauthorized reproduction or disclosure of this information in whole or in part is strictly prohibited.

# MEDIATEK

# **MT2523 Series Datasheet**

| MCDA0         | GPIO32 | SLV_SPIO_CS   | EINT13   | PWM2   | DAISYNC   | MC0_DA0 |       |  |
|---------------|--------|---------------|----------|--------|-----------|---------|-------|--|
| MCDA1         | GPIO33 | SLV_SPI0_SCK  | EINT14   | PWM3   | DAIPCMIN  | MC0_DA1 |       |  |
| MCDA2         | GPIO34 | SLV_SPI0_MOSI | EINT15   | PWM4   | DAICLK    | MC0_DA2 |       |  |
| MCDA3         | GPIO35 | SLV_SPI0_MISO | EINT3    | PWM5   | DAIPCMOUT | MC0_DA3 | CLKO2 |  |
| I2C Interface |        |               |          |        |           |         |       |  |
| SCL0          | GPIO36 | SCL0          | SCL1     |        |           |         |       |  |
| SDA0          | GPIO37 | SDA0          | SDA1     |        |           |         |       |  |
| LCM Interface |        |               |          |        |           |         |       |  |
| LSRSTB        | GPIO38 | LSRSTB        |          | CMRST  | CLKO3     |         |       |  |
| LSCE_B        | GPIO39 | LSCE_B0       | EINT4    | CMCSD0 | CLKO4     |         |       |  |
| LSCK          | GPIO40 | LSCK0         |          | CMPDN  |           |         |       |  |
| LSDA          | GPIO41 | LSDA0         | EINT5    | CMCSD1 | WIFITOBT  |         |       |  |
| LSA0          | GPIO42 | LSA0DA0       | LSCE1_B0 | CMMCLK |           |         |       |  |
| LPTE          | GPIO43 | LPTE          | EINT6    | CMCSK  | CMCSD2    |         |       |  |



# 7. System Configuration

# 7.1. System mode selection and trapping

Apply the following pin trappings to configure the chip in different modes (see Table 7.1-1)

Table 7.1-1. Mode selection

| Mode<br>Selection                       | Pin name      | Description                                                                                                                                                     | Trapping Resistor                                                           | Trapping condition     |
|-----------------------------------------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|------------------------|
| 26MHz clock<br>source                   | EXT_CLK_SEL   | GND: Uses DCXO as 26MHz clock source AVDD18_DCXO: Uses external clock as 26M clock source                                                                       | Pull-down/up with<br>10kΩ resistor                                          | DCXO Power-on<br>reset |
| Serial flash<br>power supply<br>voltage | GPO_3         | GND: Uses 1.8V serial flash device DVDD_GPO: Uses 3.3V serial flash device                                                                                      | resistor                                                                    |                        |
| USB download                            | GPIO_B2       | GND: Boots ROM to enter USB<br>download mode<br>DVDD_VIO_B: Normal boot-up<br>mode                                                                              | Pull-down with 10K resistor (Default internal pull-down with 47kΩ resister) | Power-on reset         |
| Cortex-M4<br>JTAG pin out               | {GPO_1,GPO_0} | {GND, GND}: No JTAG<br>{GND, DVDD18_VIO18}: JTAG at<br>keypad pins<br>{DVDD_GPO, GND}: JTAG at<br>GPIO pins<br>{DVDD_GPO, DVDD18_VIO18}:<br>JTAG at camera pins | Pull-up with 10K resistor (Default internal pulldown with 47kΩ resistor)    | Power-on reset         |



# 8. Electrical Characteristics

# 8.1. Absolute maximum ratings

Table 8.1-1. Absolute maximum ratings for power supply

| Symbol or pin name | Description                                     | Min. | Max.  | Unit |
|--------------------|-------------------------------------------------|------|-------|------|
| VBAT_LDOS1         | Battery voltage used as analog LDOS1 input      | -0.3 | +4.8  | V    |
| VBAT_LDOS2         | Battery voltage used as analog LDOS2 input      | -0.3 | +4.8  | V    |
| VBAT_VCORE         | Battery voltage used as analog VCORE Buck input | -0.3 | +4.8  | V    |
| VBAT_SW            | VBAT input for switchable LDOs                  | -0.3 | +4.8  | V    |
| VDDK               | 1.3V core power                                 | -0.3 | +1.43 | V    |

Table 8.1-2. Absolute maximum ratings for I/O power supply

| Symbol or pin name | Description                    | Min. | Typ.1 | Typ.2 | Max. | Unit |
|--------------------|--------------------------------|------|-------|-------|------|------|
| DVDD_VIO_A         | Power supply for GPIO group A  | 1.62 | 1.8   | 2.8   | 3.08 | V    |
| DVDD_VIO_B         | Power supply for GPIO group B  | 2.52 | -     | 2.8   | 3.08 | V    |
| DVDD_VIO_C         | Power supply for GPIO group C  | 1.62 | 1.8   | 2.8   | 3.08 | V    |
| DVDD_GPO           | Power supply for GPO group     | 1.62 | 1.8   | 2.8   | 3.08 | V    |
| DVDD18_VI018       | Power supply for IO 1.8V group | 1.62 | 1.8   | -     | 1.98 | V    |
| DVDD33_VMC         | Power supply for SDIO group    | 1.62 | 1.8   | 3.3   | 3.63 | V    |

Table 8.1-3. Absolute maximum ratings for voltage input

| Symbol or pin name | Description                         | Min. | Max. | Unit |
|--------------------|-------------------------------------|------|------|------|
| VIN1               | Digital input voltage for IO Type 1 | -0.3 | 3.63 | V    |
| VIN2               | Digital input voltage for IO Type 2 | -0.3 | 3.63 | V    |

Table 8.1-4. Absolute maximum ratings for storage temperature

| Symbol or pin name | Description         | Min. | Max. | Unit |
|--------------------|---------------------|------|------|------|
| Tstg               | Storage temperature | -55  | 125  | °C   |

Table 8.1-5. Absolute maximum ratings for GNSS (MT2523G only)

| Symbol          | Parameter                    | Rating     | Unit |
|-----------------|------------------------------|------------|------|
| GPS_AVDD43_DCV  | SMPS power supply            | -0.3 ~ 4.3 | V    |
| GPS_AVDD43_VBAT | 2.8VTLDO power supply        | -0.3 ~ 4.3 | V    |
| GPS_AVDD28_CLD0 | 1.1V CLDO power supply       | -0.3 ~ 3.6 | V    |
| GPS_DVDD28_SF   | Embedded flash power supply  | -0.3 ~ 3.6 | V    |
| GPS_DVDD28_I01  | IO 2.8V or 1.8V power supply | -0.3 ~ 3.6 | V    |

 $\ensuremath{\mathbb{C}}$  2015 - 2017 Media Tek Inc. Page 84 of 124



| Symbol                            | Parameter                        | Rating      | Unit |
|-----------------------------------|----------------------------------|-------------|------|
| GPS_DVDD28_IO2                    |                                  |             |      |
| GPS_DVDD11_CORE1 GPS_DVDD11_CORE2 | Baseband 1.1V power supply       | -0.3 ~ 1.21 | V    |
| GPS_AVDD43_RTC                    | RTC 1.1V LDO power supply        | -0.3 ~ 4.3  | V    |
| GPS_AVDD18_RXFE                   | 1.8V supply for RF core circuits | -0.3 ~ 3.6  | V    |
| GPS_AVDD18_CM                     |                                  | -0.3 ~ 3.6  | V    |

# 8.2. Operating conditions

# 8.2.1. General operating conditions

Table 8.2-1. General operating conditions

| Item              | Description                                     | Condition            | Min. | Тур. | Max. | Unit |
|-------------------|-------------------------------------------------|----------------------|------|------|------|------|
| F <sub>CPU</sub>  | Internal Cortex-M4 & TCM &                      | VCORE = 0.9V         | 0    | -    | 26   | MHz  |
|                   | Cache clock                                     | VCORE = 1.1V         | 0    | -    | 104  | MHz  |
|                   |                                                 | VCORE = 1.3V         | 0    | -    | 208  | MHz  |
| F <sub>MEMS</sub> | F <sub>MEMS</sub> Internal memory (SFC and EMI) | VCORE = 0.9V         | 0    | -    | 13   | MHz  |
|                   | related AHB and APB clock.                      | VCORE = 1.1V         | 0    | -    | 52   | MHz  |
|                   | Synchronous with F <sub>CPU</sub> .             | VCORE = 1.3V         | 0    | -    | 104  | MHz  |
| F <sub>PERI</sub> | Internal peripheral AHB and APB                 | VCORE = 0.9V         | 0    | -    | 13   | MHz  |
|                   | clock. Asynchronous with FCPU.                  | VCORE = 1.1V to 1.3V | 0    | -    | 62.4 | MHz  |

### Table 8.2-2. Recommended operating conditions for power supply

| Symbol or pin name Description |                                   | Min. | Тур. | Max. | Unit |
|--------------------------------|-----------------------------------|------|------|------|------|
| VBAT_LDOS1                     | LDO group 1 battery voltage input |      | 3.8  | 4.8  | V    |
| VBAT_LDOS2                     | LDO group 2 battery voltage input | 3.4  | 3.8  | 4.8  | V    |
| VBAT_VCORE                     | VBAT_VCORE                        |      | 3.8  | 4.8  | V    |
| VBAT_SW                        | VBAT input for LDO switch         | 3.4  | 3.8  | 4.8  | V    |
| VDDK                           | Digital core power                | 0.7  | 1.2  | 1.3  | V    |

### Table 8.2-3. Recommended operating conditions for voltage input

| Symbol or pin name | Description                         | Min. | Тур. | Max.      | Unit |
|--------------------|-------------------------------------|------|------|-----------|------|
| VIN1               | Digital input voltage for IO Type 1 | -0.3 | -    | DVDIO+0.3 | V    |
| VIN2               | Digital input voltage for IO Type 2 | -0.3 | -    | DVDIO+0.3 | V    |

### Table 8.2-4. Recommended operating conditions for operating temperature

| Symbol or pin name | Description           | Min. | Тур. | Max. | Unit |
|--------------------|-----------------------|------|------|------|------|
| Тс                 | Operating temperature | -20  | -    | 85   | °C   |

© 2015 - 2017 MediaTek Inc.

Page 85 of 124



Table 8.2-5. Recommended operating conditions for GNSS (MT2523G only)

| Symbol                            | Parameter                                        | Min. | Тур. | Max. | Unit |
|-----------------------------------|--------------------------------------------------|------|------|------|------|
| GPS_AVDD43_DCV                    | SMPS power supply                                | 2.8  | 3.3  | 4.3  | V    |
| GPS_AVDD43_VBAT                   | 2.8V TLDO power supply                           | 2.8  | 3.3  | 4.3  | V    |
| GPS_DVDD11_CORE1 GPS_DVDD11_CORE2 | 1.1V baseband core power                         | 0.99 | 1.1  | 1.21 | V    |
| GPS_DVDD28_I01                    | 2.8V digital IO power                            | 2.52 | 2.8  | 3.08 | V    |
| GPS_DVDD28_I02                    | 1.8V digital IO power                            | 1.62 | 1.8  | 1.98 | V    |
| GPS_DVDD28_SF                     | Embedded flash power supply                      | 2.7  | 2.8  | 3.6  | V    |
| GPS_AVDD18_RXFE                   | 1.35V supply for RF core circuits in bypass mode | 1.3  | 1.35 | 1.98 | V    |
|                                   | 1.8V supply for RF core circuits in LDO mode     | 1.62 | 1.8  | 3.08 | V    |
| GPS_AVDD18_CM                     | 1.35V supply for common RF block in bypass mode  | 1.3  | 1.35 | 1.98 | V    |
|                                   | 1.8V supply for common RF block in LDO mode      | 1.62 | 1.8  | 3.08 | V    |

# 8.2.2. Input or output port characteristics

Table 8.2-6. Electrical characteristics

| Symbol | Description                 | Condition                                                               | Min.  | Тур. | Max. | Unit |
|--------|-----------------------------|-------------------------------------------------------------------------|-------|------|------|------|
| DIIH1  | Digital high input current  | PU/PD disabled,                                                         | -5    | -    | 5    | μΑ   |
|        | for IO Type 1               | • DVDIO = 2.8V,                                                         |       |      |      |      |
|        |                             | • 2.1 < VIN1 < 3.1                                                      |       |      |      |      |
|        |                             | <ul> <li>PU enabled,</li> </ul>                                         | -22.5 | -    | 12.5 |      |
|        |                             | • DVDIO = 2.8V,                                                         |       |      |      |      |
|        |                             | • 2.1 < VIN1 < 3.1                                                      |       |      |      |      |
|        |                             | • PD enabled,                                                           | 6.1   | -    | 82.5 |      |
|        |                             | • DVDIO = 2.8V,                                                         |       |      |      |      |
|        |                             | • 2.1 <vin1<3.1< td=""><td></td><td></td><td></td><td></td></vin1<3.1<> |       |      |      |      |
| DIIL1  | Digital low input current   | <ul> <li>PU/PD disabled,</li> </ul>                                     | -5    | -    | 5    | μΑ   |
|        | for IO Type 1               | • DVDIO = 2.8V,                                                         |       |      |      |      |
|        |                             | • -0.3 < VIN1 < 0.7                                                     |       |      |      |      |
|        |                             | PU enabled,                                                             | -82.5 | -    | -6.1 |      |
|        |                             | • DVDIO = 2.8V,                                                         |       |      |      |      |
|        |                             | • -0.3 < VIN1 < 0.7                                                     |       |      |      |      |
|        |                             | PD enabled,                                                             | -12.5 | -    | 22.5 |      |
|        |                             | • DVDIO = 2.8V,                                                         |       |      |      |      |
|        |                             | • -0.3 < VIN1 < 0.7                                                     |       |      |      |      |
| DIOH1  | Digital high output current | • DVOH > 2.38V,                                                         | -16   | -    | -    | mA   |

 $\ensuremath{\mathbb{C}}$  2015 - 2017 Media Tek Inc. Page 86 of 124



| Symbol | Description                                     | Condition                                                                                    | Min.  | Тур. | Max. | Unit |
|--------|-------------------------------------------------|----------------------------------------------------------------------------------------------|-------|------|------|------|
|        | for IO Type 1                                   | • DVDIO = 2.8V                                                                               |       |      |      |      |
| DIOL1  | Digital low output current                      | • DVOL < 0.42V,                                                                              | -     | -    | 16   | mA   |
|        | for IO Type 1                                   | • DVDIO = 2.8V                                                                               |       |      |      |      |
| DRPU1  | Digital I/O pull-up<br>resistance for IO Type 1 | • DVDIO = 2.8V                                                                               | 40    | 85   | 190  | kΩ   |
| DRPD1  | Digital I/O pull-down resistance for IO Type 1  | • DVDIO = 2.8V                                                                               | 40    | 85   | 190  | kΩ   |
| DVOH1  | Digital output high voltage for IO Type 1       | • DVDIO = 2.8V                                                                               | 2.38  |      |      | V    |
| DV0L1  | Digital output low voltage for IO Type 1        | • DVDIO = 2.8V                                                                               |       |      | 0.42 | V    |
| DIIH2  | Digital high input current for IO Type 2        | <ul><li>PU/PD disabled,</li><li>DVDIO = 2.8V,</li><li>2.1 &lt; VIN1 &lt; 3.1</li></ul>       | -5    | -    | 5    | μА   |
|        |                                                 | <ul><li>PU enabled,</li><li>DVDIO = 2.8V,</li><li>2.1 &lt; VIN1 &lt; 3.1</li></ul>           | -22.5 | -    | 12.5 |      |
|        |                                                 | <ul><li>PD enabled,</li><li>DVDIO = 2.8V,</li><li>2.1<vin1<3.1< li=""></vin1<3.1<></li></ul> | 6.1   | -    | 82.5 |      |
|        |                                                 | <ul> <li>PU/PD disabled,</li> <li>DVDIO = 1.8V,</li> <li>1.35 &lt; VIN1 &lt; 2.1</li> </ul>  | -5    | -    | 5    | μА   |
|        |                                                 | <ul><li>PU enabled,</li><li>DVDIO = 1.8V,</li><li>1.35 &lt; VIN1 &lt; 2.1</li></ul>          | -11.4 | -    | 9.3  |      |
|        |                                                 | <ul> <li>PD enabled,</li> <li>DVDIO = 1.8V,</li> <li>1.35 &lt; VIN1 &lt; 2.1</li> </ul>      | -0.8  | -    | 35   |      |
| DIIL2  | Digital low input current for IO Type 2         | <ul> <li>PU/PD disabled,</li> <li>DVDIO = 2.8V,</li> <li>-0.3 &lt; VIN2 &lt; 0.7</li> </ul>  | -5    | -    | 5    | μА   |
|        |                                                 | <ul><li>PU enabled,</li><li>DVDIO = 2.8V,</li><li>-0.3 &lt; VIN2 &lt; 0.7</li></ul>          | -82.5 | -    | -6.1 |      |
|        |                                                 | <ul><li>PD enabled,</li><li>DVDIO = 2.8V,</li><li>-0.3 &lt; VIN2 &lt; 0.7</li></ul>          | -12.5 | -    | 22.5 |      |
|        |                                                 | <ul><li>PU/PD disabled,</li><li>DVDIO = 1.8V,</li></ul>                                      | -5    | -    | 5    | μΑ   |

© 2015 - 2017 MediaTek Inc.

Page 87 of 124



| Symbol | Description                 | Condition            | Min. | Тур. | Max. | Unit |
|--------|-----------------------------|----------------------|------|------|------|------|
|        |                             | • -0.3 < VIN1 < 0.45 |      |      |      |      |
|        |                             | PU enabled,          | -35  | -    | 0.8  |      |
|        |                             | • DVDIO = 1.8V,      |      |      |      |      |
|        |                             | • -0.3 < VIN1 < 0.45 |      |      |      |      |
|        |                             | PD enabled,          | -9.3 | -    | 11.4 |      |
|        |                             | • DVDIO = 1.8V,      |      |      |      |      |
|        |                             | • -0.3 < VIN1 < 0.45 |      |      |      |      |
| DIOH2  | Digital high output current | • DVOH > 2.38V,      | -16  | -    | -    | mA   |
|        | for IO Type 2               | • DVDIO = 2.8V       |      |      |      |      |
|        |                             | • DVOH > 1.53V,      | -12  | -    | -    | mA   |
|        |                             | • DVDIO = 1.8V       |      |      |      |      |
| DIOL2  | Digital low output current  | • DVOL < 0.42V,      | -    | -    | 16   | mA   |
|        | for IO Type 2               | • DVDIO = 2.8V       |      |      |      |      |
|        |                             | • DVOL < 0.27V,      | -    | -    | 12   | mA   |
|        |                             | • DVDIO = 1.8V       |      |      |      |      |
| DRPU2  | Digital I/O pull-up         | • DVDIO = 2.8V       | 40   | 85   | 190  | kΩ   |
|        | resistance for IO Type 2    | • DVDIO = 1.8V       | 70   | 150  | 320  | kΩ   |
| DRPD2  | Digital I/O pull-down       | • DVDIO = 2.8V       | 40   | 85   | 190  | kΩ   |
|        | resistance for IO Type 2    | • DVDIO = 1.8V       | 70   | 150  | 320  | kΩ   |
| DV0H2  | Digital output high voltage | • DVDIO = 2.8V       | 2.38 |      |      | V    |
|        | for IO Type 2               | • DVDIO = 1.8V       | 1.53 |      |      | V    |
| DV0L2  | Digital output low voltage  | • DVDIO = 2.8V       |      |      | 0.42 | V    |
|        | for IO Type 2               | • DVDIO = 1.8V       |      |      | 0.27 | V    |

# 8.2.3. GNSS IO port characteristics (MT2523G only)

Table 8.2-7. General DC characteristics

| Symbol | Parameter                 | Condition          | Min. | Max. | Unit |
|--------|---------------------------|--------------------|------|------|------|
| IIL    | Input low current         | No pull-up or down | -1   | 1    | μΑ   |
| IIH    | Input high current        | No pull-up or down | -1   | 1    | μΑ   |
| IOZ    | Tri-state leakage current |                    | -10  | 10   | μΑ   |

Table 8.2-8. DC electrical characteristics for 2.8 volts operation

| Symbol | Parameter                    | Condition | Min. | Тур. | Max.       | Unit |
|--------|------------------------------|-----------|------|------|------------|------|
| VDD    | Supply voltage of core power |           | 0.99 | 1.1  | 1.21       | V    |
| VDDIO  | Supply voltage of IO power   |           | 2.52 | 2.8  | 3.08       | V    |
| VIL    | Input lower voltage          | LVTTL     | -0.3 | -    | 0.25*VDDIO | V    |

© 2015 - 2017 MediaTek Inc.

Page 88 of 124



| Symbol | Parameter                  | Condition      | Min.       | Тур. | Max.       | Unit |
|--------|----------------------------|----------------|------------|------|------------|------|
| VIH    | Input high voltage         |                | 0.75*VDDIO | -    | VDDIO+0.3  | V    |
| VOL    | Output low voltage         | VDDIO = min    | -          | -    | 0.15*VDDIO | V    |
|        |                            | IOL = -2 mA    |            |      |            |      |
| VOH    | Output high voltage        | VDDIO = min    | 0.85*VDDIO | -    | -          | V    |
|        |                            | IOH = -2 mA    |            |      |            |      |
| RPU    | Input pull-up resistance   | VDDIO = typ    | 40         | 85   | 190        | ΚΩ   |
|        |                            | Vinput = 0 V   |            |      |            |      |
| RPD    | Input pull-down resistance | VDDIO = typ    | 40         | 85   | 190        | ΚΩ   |
|        |                            | Vinput = 2.8 V |            |      |            |      |

### Table 8.2-9. DC electrical characteristics for 1.8V voltage operation

| Symbol | Parameter                    | Condition      | Min.       | Тур. | Max.       | Unit |
|--------|------------------------------|----------------|------------|------|------------|------|
| VDD    | Supply voltage of core power |                | 0.99       | 1.1  | 1.21       | V    |
| VDDIO  | Supply voltage of IO power   |                | 1.62       | 1.8  | 1.98       | V    |
| VIL    | Input lower voltage          | LVTTL          | -0.3       | -    | 0.25*VDDIO | V    |
| VIH    | Input high voltage           |                | 0.75*VDDIO | -    | VDDIO+0.3  | V    |
| VOL    | Output low voltage           | VDDIO = min    | -          | -    | 0.15*VDDIO | V    |
|        |                              | IOL = -2 mA    |            |      |            |      |
| VOH    | Output high voltage          | VDDIO = min    | 0.85*VDDIO | -    | -          | V    |
|        |                              | IOH = -2 mA    |            |      |            |      |
| RPU    | Input pull-up resistance     | VDDIO = typ    | 70         | 150  | 320        | kΩ   |
|        |                              | Vinput = 0 V   |            |      |            |      |
| RPD    | Input pull-down resistance   | VDDIO = typ    | 70         | 150  | 320        | kΩ   |
|        |                              | Vinput = 1.8 V |            |      |            |      |

### Table 8.2-10. DC electrical characteristics for 1.1V voltage operation (for FORCE\_ON and 32K\_OUT)

| Symbol | Parameter                    | Condition      | Min.       | Тур. | Max.       | Unit |
|--------|------------------------------|----------------|------------|------|------------|------|
| VDD    | Supply voltage of core power |                | 0.99       | 1.1  | 1.21       | V    |
| VDDIO  | Supply voltage of IO power   |                | 0.99       | 1.1  | 1.21       | V    |
| VIL    | Input lower voltage          | LVTTL          | -0.3       | -    | 0.25*VDDIO | V    |
| VIH    | Input high voltage           |                | 0.75*VDDIO | -    | VDDIO+0.3  | V    |
| VOL    | Output low voltage           | VDDIO = min    | -          | -    | 0.15*VDDIO | V    |
|        |                              | IOL = -2 mA    |            |      |            |      |
| VOH    | Output high voltage          | VDDIO = min    | 0.85*VDDIO | -    | -          | V    |
|        |                              | IOH = -2 mA    |            |      |            |      |
| RPU    | Input pull-up resistance     | VDDIO = typ    | 130        |      | 560        | kΩ   |
|        |                              | Vinput = 0 V   |            |      |            |      |
| RPD    | Input pull-down resistance   | VDDIO = typ    | 130        |      | 560        | kΩ   |
|        |                              | Vinput = 1.1 V |            |      |            |      |

© 2015 - 2017 MediaTek Inc.

Page 89 of 124



# 8.2.4. GNSS analog related characteristics (MT2523G only)

### Table 8.2-11. SMPS DC characteristics

| Symbol     | Parameter                 | Min. | Тур. | Max. | Unit | Note                |
|------------|---------------------------|------|------|------|------|---------------------|
| AVDD43_DCV | SMPS input supply voltage | 2.8  | 3.3  | 4.3  | V    |                     |
| DCV        | SMPS output               | 1.74 | 1.84 | 1.94 | V    |                     |
| Icc        | SMPS output current       | -    | -    | 100  | mA   |                     |
| ΔV_PWM     | Ripple of PWM mode        | -    | -    | 40   | mV   | With L=1μH, C=4.7μF |
| ΔV_PFM     | Ripple of PFM mode        | -    | -    | 90   | mV   | With L=1μH, C=4.7μF |

### Table 8.2-12. TCXO LDO DC characteristics

| Symbol      | Parameter                     | Min. | Тур. | Max. | Unit | Note                                              |
|-------------|-------------------------------|------|------|------|------|---------------------------------------------------|
| AVDD43_VBAT | TCXO LDO input supply voltage | 2.8  | 3.3  | 4.3  | ٧    | Will change to bypass mode under 3.1 volts        |
| AVDD28_TLD0 | TCXO LDO output               | 2.71 | 2.8  | 2.89 | V    |                                                   |
| Icc         | LDO output current            | -    | -    | 50   | mA   | Not include external devices                      |
|             | PSRR-30 kHz                   | 35   | -    | -    | dB   | Co = 1µF, ESR = 0.05,<br>I <sub>load</sub> = 25mA |
|             | Load regulation               | -84  | 10   | 84   | mV   |                                                   |

### Table 8.2-13. TCXO SWITCH DC characteristics

| Symbol       | Parameter                                                     | Min. | Тур. | Max. | Unit |
|--------------|---------------------------------------------------------------|------|------|------|------|
| AVDD_TCXO_SW | TCXO switch output voltage at TCXO switch input = AVDD28_TLDO | 2.66 | -    | -    | V    |
| AVDD_TCXO_SW | TCXO switch output voltage at TCXO switch input = AVDD28_CLDO | 1.71 | -    | -    | V    |
| Imax         | TCXO SWITCH current limit                                     | -    | -    | 30   | mA   |

#### Table 8.2-14. 1.1 volts core LDO DC characteristics

| Symbol      | Parameter                     | Min. | Тур. | Max. | Unit |
|-------------|-------------------------------|------|------|------|------|
| AVDD28_CLD0 | 1.2V LDO input supply voltage | 1.62 | 1.8  | 3.08 | V    |
| AVDD11_CLD0 | 1.1V LDO output               | 1.05 | 1.12 | 1.2  | V    |
| Icc         | LDO output current            | -    | -    | 50   | mA   |
|             | Load regulation               | -    | -    | -    | mV   |

© 2015 - 2017 MediaTek Inc.

Page 90 of 124



### Table 8.2-15. 1.1V RTC LDO DC characteristics

| Symbol     | Parameter                    | Min. | Тур. | Max. | Unit | Note                                 |
|------------|------------------------------|------|------|------|------|--------------------------------------|
| AVDD43_RTC | RTC LDO input supply voltage | 2    | 4    | 4.3  | V    |                                      |
| AVDD11_RTC | RTC LDO output               | 0.99 | 1.1  | 1.21 | V    |                                      |
| Icc        | LDO output current           | -    | -    | 3    | mA   |                                      |
| Ileak      | Leakage current              | 2.2  | 10   | -    | μΑ   | Including LDO and RTC domain circuit |

### Table 8.2-16. 32kHz crystal oscillator (XOSC32)

| Symbol     | Parameter           | Min. | Тур. | Max. | Unit | Note |
|------------|---------------------|------|------|------|------|------|
| AVDD11_RTC | Analog power supply | 0.99 | -    | 1.21 | V    |      |
| Dcyc       | Duty cycle          | -    | 50   | -    | %    |      |

### 8.2.5. GNSS RF related characteristics (MT2523G only)

### Table 8.2-17. DC electrical characteristics for RF part

| Symbol                | Parameter             | Min. | Тур. | Max. | Unit |
|-----------------------|-----------------------|------|------|------|------|
| Icc (GPS and GLONASS) | Total supply current: | -    | 8.9  | -    | mA   |

### Table8.2-18. RX chain (GPS+GLONASS mode)

| Parameter                           | Condition                                                                                              | Min. | Тур.   | Max. | Unit |
|-------------------------------------|--------------------------------------------------------------------------------------------------------|------|--------|------|------|
| RF input frequency                  |                                                                                                        | -    | 1575.4 | -    | MHz  |
| LO frequency                        |                                                                                                        | -    | 1588.6 |      | MHz  |
| LO leakage                          | Measured at balun matching network input at LNA high gain                                              | -    | -70    | -    | dBm  |
| Input return loss                   | Differential input and external matched to $50\Omega$ source using balun matching network for all gain | -10  | -      | -    | dB   |
| Gain (Av)                           | High current mode with max PGA gain                                                                    | 80   | 76     | 70   | dB   |
| (integrated average over Fc+-4M)    | Low current mode with max PGA gain                                                                     | -    | 64     |      | dB   |
| PGA Gain range                      |                                                                                                        | -    | 24     | -    | dB   |
| PGA Gain step                       |                                                                                                        | -    | 2      | -    | dB   |
| NF (integrated average over Fc+-4M) | High current mode with max PGA gain                                                                    | -    | 2.2    | -    | dB   |

### Table 8.2-19. Crystal oscillator (XO)

| Symbol | Parameter                  | Min. | Тур.   | Max. | Unit |
|--------|----------------------------|------|--------|------|------|
| Ftcxo  | TCXO oscillation frequency | 12.6 | 16.368 | 40   | MHz  |
| Vtcxo  | TCXO output swing          | 0.8  | 1.2    | -    | Vpp  |

© 2015 - 2017 MediaTek Inc.

Page 91 of 124



#### 8.2.6. External clock source

### 8.2.6.1. Digitally Controlled Crystal Oscillator (DCXO)

The Digitally Controlled Crystal Oscillator (DCXO) uses a two-pin 26MHz crystal resonator. Both crystals with 1612 and 3225 footprint are supported. See Table 8.2-20 for the crystal resonator capacitance load and tuning sensitivity range supported. On-chip programmable capacitor array is used for frequency-tuning, whereby the tuning range is ±50ppm. This DCXO supports 32kHz crystal-less operation.

Table 8.2-20. DCXO Characteristics (TA = 250C, VDD = 1.8V unless otherwise stated) (1)

| Parameter                      | Symbol | Conditions                                  | Min. | Тур. | Max. | Unit             |
|--------------------------------|--------|---------------------------------------------|------|------|------|------------------|
| Operating frequency            | Fref   |                                             |      | 26   |      | MHz              |
| Crystal C load                 | CL     |                                             | 7    | 7.5  |      | pF               |
| Crystal tuning sensitivity     | TS     |                                             | 10   | 33   |      | ppm/pF           |
| Static range                   | SR     | CDAC from 0 to 511                          | ± 40 | ± 50 |      | ppm              |
| Start-up time                  | TDCX0  | Frequency error < 10ppm<br>Amplitude > 90 % |      | 0.6  | 2.5  | ms               |
| Pushing figure                 |        |                                             |      | 0.2  |      | ppm/V            |
| Fref buffer output level       | VFref  | Max. loading = 10pF                         |      | 1.1  |      | V <sub>p-p</sub> |
| Fref buffer output phase noise |        | 10kHz offset Jitter noise                   |      | -140 |      | dBc/Hz           |

<sup>(1)</sup> Guaranteed by design, not tested in production.

### 8.2.6.2. 32kHz crystal oscillator (XOSC32)

The low-power 32kHz crystal oscillator XOSC32 is designed to work with an external piezoelectric 32.768kHz crystal and a load composed of two functional capacitors. It is designed to be a clock source of RTC for lower power platform. See Table 8.2-21 for the key performance.

The minimum VRTC value means if the crystal oscillator starts up successfully, the minimum VRTC for the clock to still be alive will be 1V.

The crystal parameters determine the oscillation allowance. Table 8.2-22 lists recommendations for the crystal parameters to be used well with XOSC32.

Table 8.2-21. Functional specifications of XOSC32

| Symbol | Parameter             | Min. | Typical | Max. | Unit |
|--------|-----------------------|------|---------|------|------|
| VRTC   | RTC module power      |      | 1.8     |      | ٧    |
| Tosc   | Start-up time         |      |         | 1    | sec  |
| Dcyc   | Duty cycle            | 35   | 50      |      | %    |
|        | Current consumption   |      |         | 1.5  | μΑ   |
| T      | Operating temperature | -40  |         | 85   | °C   |



| Symbol | Parameter           | Min. | Typical | Max. | Unit |
|--------|---------------------|------|---------|------|------|
| F      | Frequency range     |      | 32768   |      | Hz   |
| GL     | Drive level         |      |         | 1.5  | μW   |
| Δf/f   | Frequency tolerance |      | +/- 20  |      | ppm  |
| ESR    | Series resistance   |      | 50      | 70   | kΩ   |
| C0     | Static capacitance  |      | 1.3     | 1.5  | pF   |
| CL1    | Load capacitance    |      | 7       |      | рF   |

Table 8.2-22. Recommended parameters for 32kHz crystal

Under such CL range and crystal, the –R is more than 3 times bigger. If larger CL is selected , the frequency accuracy will be decreased, and the –R will degrade, too.

### 8.2.7. ESD electrical sensitivity

Table 8.2-23. ESD electrical characteristic of MT2523 series

| ESD mode | Description                  | Pin name      | Min.  | Max. | Unit |
|----------|------------------------------|---------------|-------|------|------|
| НВМ      |                              | JESD22-A114-F | -2000 | 2000 | V    |
| CDM      | All pins exclude corner pins | JESD22-C101-D | -500  | 500  | V    |
|          | Corner pins                  | JESD22-C101-D | -750  | 750  | V    |

### 8.3. Communications interfaces

### 8.3.1. SPI master interface characteristics

The operating characteristics of the SPI master controller at typical temperature (25°C) are shown in Figure 8-1, Figure 8-2 and Table 8.3-1. CPOL defines the clock polarity in the transmission. CPHA defines the legal timing to sample data.



Figure 8-1. SPI master interface timing diagram (CPHA=0)

© 2015 - 2017 MediaTek Inc.

Page 93 of 124





Figure 8-2. SPI master interface timing diagram (CPHA=1)

**Signal** Symbol Min. Max. Unit Description **Parameter** CS Chip select setup time  $T_{cs\_setup}$ 21 ns  $T_{\text{cs\_hold}}$ Chip select hold time 21 ns 77 SCK Serial clock period  $T_{sck\_period}$ ns MOSI SPI master data output delay skew  $T_{\text{mo\_ds}}$ 3 ns  $T_{\text{mo\_es}}$ SPI master data output early skew 3 ns MISO SPI master data input valid time  $T_{\text{mi\_setup}}$ 20 ns SPI master data input hold time  $T_{\text{mi\_hold}}$ 20 ns

Table 8.3-1. SPI master interface characteristics

### 8.3.2. SPI slave interface characteristics

The operating characteristics of the SPI slave controller at typical temperature (25°C) are shown in Figure 8-3, Figure 8-4 and Table 8.3-2. CPOL defines the clock polarity in the transmission. CPHA defines the legal timing to sample data.



Figure 8-3. SPI slave interface timing diagram (CPHA=0)

© 2015 - 2017 MediaTek Inc.

Page 94 of 124



Figure 8-4. SPI slave interface timing diagram (CPHA=1)

**Signal Symbol Parameter** Min. Max. Unit Description CS Chip select setup time 21  $T_{cs\_setup}$ ns  $T_{\text{cs\_hold}}$ Chip select hold time 21 ns SCK T<sub>sck</sub> period Serial clock period 77 MOSI  $T_{\text{si\_setup}}$ SPI slave data input valid time 20 ns  $T_{\text{si\_hold}}$ SPI slave data input hold time 20 ns MISO  $T_{so\ ds}$ SPI slave data output delay skew 3  $T_{so\ es}$ SPI slave data output early skew 3 ns

Table 8.3-2. SPI slave interface characteristics

#### 8.3.3. I2S master interface characteristics

The operating characteristics of the I2S master controller at typical temperature (25°C) are shown in Figure 8-5 and Table 8.3-3. Example: I2S master transmitter with data rate of 0.512MHz ( $\pm 10\%$ ) (0.512MHz = 16KHz x 32 , Audio Sampling Rate x Sample Bits).



Figure 8-5. I2S master interface timing diagram

Table 8.3-3. I2S master interface characteristics

© 2015 - 2017 MediaTek Inc.

Page 95 of 124



| Signal  | Symbol           | Parameter    | Min. | Max. | Unit | Description                              |
|---------|------------------|--------------|------|------|------|------------------------------------------|
| EDI_CLK | Т                | Clock period | 1758 | 2148 | ns   |                                          |
|         | T <sub>hc</sub>  | Clock high   | 700  | _    | ns   | Min > 0.35T = 684 (at typical data rate) |
|         | T <sub>1c</sub>  | Clock low    | 700  | -    | ns   | Min > 0.35T = 684 (at typical data rate) |
| EDI_WS/ | T <sub>dtr</sub> | Delay time   | _    | 1540 | ns   | Max < 0.8T = 1562 (at typical data rate) |
| EDI_DAT | T <sub>htr</sub> | Hold time    | 400  | -    | ns   | Min > 0                                  |

### 8.3.4. I2C interface characteristics

The operating characteristics of the I2C controller at typical temperature (25°C) are shown in Figure 8-6, Figure 8-6 and Table 8.3-4.



Figure 8-6. I2C interface timing diagram

Table 8.3-4. I2C interface characteristics

| Parameter                                                                                   | Symbol              | Standard Mode |         | rd Mode Fast Mode |         |     |
|---------------------------------------------------------------------------------------------|---------------------|---------------|---------|-------------------|---------|-----|
|                                                                                             |                     | Minimum       | Maximum | Minimum           | Maximum |     |
| SCL clock frequency                                                                         | F <sub>scl</sub>    | 0             | 100     | 0                 | 400     | kHz |
| Hold time (repeated) START condition. After this period, the first clock pulse is generated | T <sub>hd_sta</sub> | 4.0           | 1       | 0.6               | _       | μs  |
| LOW period of the SCL clock                                                                 | T <sub>low</sub>    | 4.7           | -       | 1.3               | _       | μs  |
| HIGH period of the SCL clock                                                                | T <sub>high</sub>   | 4.0           | -       | 0.6               | _       | μs  |
| Set-up time for a repeated START condition                                                  | T <sub>su_sta</sub> | 4.7           | -       | 0.6               | _       | μs  |

 $\ensuremath{\mathbb{C}}$  2015 - 2017 Media Tek Inc. Page 96 of 124

| Parameter                                        | Symbol              | Standar | Standard Mode |                                          | Mode | Unit |
|--------------------------------------------------|---------------------|---------|---------------|------------------------------------------|------|------|
| Data set-up time                                 | $T_{su\_dat}$       | 250     | _             | 100                                      | _    | ns   |
| Rise time of both SDA and SCL signals            | Tr                  | -       | 1000          | 20 +<br>0.1C <sub>b</sub> <sup>(1)</sup> | 300  | ns   |
| Fall time of both SDA and SCL signals            | T <sub>f</sub>      | -       | 300           | 20 +<br>0.1C <sub>b</sub> <sup>(1)</sup> | 300  | ns   |
| Set-up time for STOP condition                   | T <sub>su_sto</sub> | 4.0     | _             | 0.6                                      | _    | μs   |
| Bus free time between a STOP and START condition | T <sub>buf</sub>    | 4.7     | -             | 1.3                                      | -    | μs   |

 $<sup>^{(1)}</sup>$  C<sub>b</sub> = total capacitance of one bus line in pF. If mixed with high-speed mode devices, faster fall-times according to Figure 8-5 are allowed.

#### 8.3.5. SD interface characteristics

The operating characteristics of the SD controller's default speed mode at typical temperature (25°C) are shown in Figure 8-7, Figure 8-8 and Table 8.3-6. The operating characteristics of the SD controller high-speed mode at typical temperature (25°C) are shown in Figure 8-9, Figure 8-10 and Table 8.3-7.

Table 8.3-5. SD controller Threshold Level for High Voltage (BUS operating conditions for 3.3V signaling)

| Parameter           | Symbol          | Min.                  | Max.                  | Unit | Description                                   |
|---------------------|-----------------|-----------------------|-----------------------|------|-----------------------------------------------|
| Supply Voltage      | $V_{DD}$        | 2.7                   | 3.6                   | V    |                                               |
| Output High Voltage | V <sub>OH</sub> | 0.75*V <sub>DD</sub>  | _                     | V    | I <sub>OH</sub> = -2mA at V <sub>DD min</sub> |
| Output Low Voltage  | V <sub>OL</sub> | -                     | 0.125*V <sub>DD</sub> | V    | I <sub>OL</sub> = 2mA at V <sub>DD min</sub>  |
| Input High Voltage  | V <sub>IH</sub> | 0.625*V <sub>DD</sub> | V <sub>DD</sub> +0.3  | V    |                                               |
| Input Low Voltage   | V <sub>IL</sub> | V <sub>SS</sub> -0.3  | 0.25*V <sub>DD</sub>  | V    |                                               |
| Power Up Time       |                 | -                     | 250                   | ms   | From OV to V <sub>DD min</sub>                |



Figure 8-7. SD controller input timing (default speed mode)



Figure 8-8. SD controller output timing (default speed mode)

Table 8.3-6. SD controller interface characteristics (Default Speed Mode)

| Parameter                                                                               | Symbol            | Min.                  | Max. | Unit | Description                     |  |  |  |  |
|-----------------------------------------------------------------------------------------|-------------------|-----------------------|------|------|---------------------------------|--|--|--|--|
| Clock CLK (All values are referred to min (V <sub>IH</sub> ) and max (V <sub>IL</sub> ) |                   |                       |      |      |                                 |  |  |  |  |
| Clock frequency Data Transfer Mode                                                      | f <sub>pp</sub>   | 0                     | 25   | MHz  | C <sub>CARD</sub> ≤10pF(1 card) |  |  |  |  |
| Clock frequency Identification Mode                                                     | f <sub>OD</sub>   | 0 <sup>(1)</sup> /100 | 400  | kHz  | C <sub>CARD</sub> ≤10pF(1 card) |  |  |  |  |
| Clock low time                                                                          | t <sub>WL</sub>   | 10                    | _    | ns   | C <sub>CARD</sub> ≤10pF(1 card) |  |  |  |  |
| Clock high time                                                                         | t <sub>WH</sub>   | 10                    | _    | ns   | C <sub>CARD</sub> ≤10pF(1 card) |  |  |  |  |
| Clock rise time                                                                         | t <sub>TLH</sub>  | _                     | 10   | ns   | C <sub>CARD</sub> ≤10pF(1 card) |  |  |  |  |
| Clock fall time                                                                         | t <sub>THL</sub>  | _                     | 10   | ns   | C <sub>CARD</sub> ≤10pF(1 card) |  |  |  |  |
| Inputs CMD, DAT (referenced to CLK)                                                     |                   |                       |      |      |                                 |  |  |  |  |
| Input set-up time                                                                       | t <sub>ISU</sub>  | 5                     | -    | ns   | C <sub>CARD</sub> ≤10pF(1 card) |  |  |  |  |
| Input hold time                                                                         | t <sub>IH</sub>   | 5                     | _    | ns   | C <sub>CARD</sub> ≤10pF(1 card) |  |  |  |  |
| Outputs CMD, DAT (referenced to CLK)                                                    |                   |                       |      |      |                                 |  |  |  |  |
| Output Delay time during Data Transfer<br>Mode                                          | t <sub>ODLY</sub> | 0                     | 14   | ns   | C <sub>CARD</sub> ≤40pF(1 card) |  |  |  |  |
| Output Delay time during Identification<br>Mode                                         | t <sub>ODLY</sub> | 0                     | 50   | ns   | C <sub>CARD</sub> ≤40pF(1 card) |  |  |  |  |

<sup>(1) 0</sup> Hz means to stop the clock. The given minimum frequency range is for cases were continues clock is required



Figure 8-9. SD controller input timing (high-speed mode)



Figure 8-10. SD controller output timing (high-speed mode)

Table 8.3-7. SD controller interface characteristics (high-speed mode)

| Parameter                                                                               | Symbol           | Min. | Max. | Unit | Description                     |  |  |  |  |
|-----------------------------------------------------------------------------------------|------------------|------|------|------|---------------------------------|--|--|--|--|
| Clock CLK (All values are referred to min (V <sub>IH</sub> ) and max (V <sub>IL</sub> ) |                  |      |      |      |                                 |  |  |  |  |
| Clock frequency Data Transfer Mode                                                      | f <sub>pp</sub>  | 0    | 50   | MHz  | C <sub>CARD</sub> ≤10pF(1 card) |  |  |  |  |
| Clock low time                                                                          | t <sub>WL</sub>  | 7    | -    | ns   | C <sub>CARD</sub> ≤10pF(1 card) |  |  |  |  |
| Clock high time                                                                         | twH              | 7    | -    | ns   | C <sub>CARD</sub> ≤10pF(1 card) |  |  |  |  |
| Clock rise time                                                                         | t <sub>TLH</sub> | _    | 3    | ns   | C <sub>CARD</sub> ≤10pF(1 card) |  |  |  |  |
| Clock fall time                                                                         | t <sub>THL</sub> | _    | 3    | ns   | C <sub>CARD</sub> ≤10pF(1 card) |  |  |  |  |
| Inputs CMD, DAT (referenced to CLK)                                                     |                  |      |      |      |                                 |  |  |  |  |
| Input set-up time                                                                       | t <sub>ISU</sub> | 6    | _    | ns   | C <sub>CARD</sub> ≤10pF(1 card) |  |  |  |  |
| Input hold time                                                                         | t <sub>IH</sub>  | 2    | _    | ns   | C <sub>CARD</sub> ≤10pF(1 card) |  |  |  |  |

 $\ensuremath{\mathbb{C}}$  2015 - 2017 Media Tek Inc. Page 99 of 124



| Parameter                                             | Symbol            | Min. | Max. | Unit | Description                     |
|-------------------------------------------------------|-------------------|------|------|------|---------------------------------|
| Outputs CMD, DAT (referenced to CLK)                  |                   |      |      |      |                                 |
| Output Delay time during Data Transfer<br>Mode        | t <sub>ODLY</sub> | _    | 14   | ns   | C <sub>CARD</sub> ≤40pF(1 card) |
| Output Hold time                                      | t <sub>OH</sub>   | 2.5  | -    | ns   | C <sub>CARD</sub> ≤15pF(1 card) |
| Total System capacitance for each line <sup>(1)</sup> | C <sub>L</sub>    | _    | 40   | pF   | 1 card                          |

<sup>&</sup>lt;sup>(1)</sup>In order to satisfy severe timing, host shall drive only one card.

### 8.3.6. eMMC interface characteristics

The operating characteristics of the eMMC controller at typical temperature (25°C) are shown in Figure 8-11 and Table 8.3-10.

Table 8.3-8. eMMC interface push-pull signal level----2.7V - 3.6V  $V_{CCQ}$  range (high voltage eMMC)

| Parameter           | Symbol          | Min.                   | Max.                   | Unit | Description                                    |
|---------------------|-----------------|------------------------|------------------------|------|------------------------------------------------|
| Output High Voltage | V <sub>OH</sub> | 0.75*V <sub>CCQ</sub>  |                        | >    | I <sub>OH</sub> = -100uA @V <sub>CCQ</sub> min |
| Output Low Voltage  | V <sub>OL</sub> |                        | 0.125*V <sub>CCQ</sub> | V    | I <sub>OL</sub> = 100uA @V <sub>CCQ</sub> min  |
| Input High Voltage  | V <sub>IH</sub> | 0.625*V <sub>CCQ</sub> | V <sub>CCQ</sub> +0.3  | V    |                                                |
| Input Low Voltage   | V <sub>IL</sub> | V <sub>SS</sub> -0.3   | 0.25*V <sub>ccq</sub>  | V    |                                                |

Table 8.3-9. eMMC interface push-pull signal level----1.70V - 1.95V  $V_{CCQ}$  voltage range

| Parameter           | Symbol          | Min.                      | Max.                                 | Unit | Description            |
|---------------------|-----------------|---------------------------|--------------------------------------|------|------------------------|
| Output High Voltage | V <sub>OH</sub> | V <sub>CCQ</sub> -0.45V   | 1                                    | >    | I <sub>OH</sub> = -2mA |
| Output Low Voltage  | V <sub>OL</sub> | _                         | 0.45V                                | V    | I <sub>OL</sub> = 2mA  |
| Input High Voltage  | V <sub>IH</sub> | 0.65*V <sub>CCQ</sub> (1) | V <sub>CCQ</sub> +0.3                | V    |                        |
| Input Low Voltage   | V <sub>IL</sub> | V <sub>SS</sub> -0.3      | 0.35*V <sub>CCQ</sub> <sup>(2)</sup> | V    |                        |

<sup>(1)0.7\*</sup>V<sub>DD</sub> for MMC4.3 and older revisions

<sup>(2)0.3\*</sup>V<sub>DD</sub> for MMC4.3 and older revisions



Figure 8-11. eMMC interface timing diagram

Table 8.3-10. eMMC interface characteristics (backward-compatible device)

| Parameter                                              | Symbol           | Min. | Max. | Unit | Description (1) |  |
|--------------------------------------------------------|------------------|------|------|------|-----------------|--|
| Clock CLK <sup>(2)</sup>                               |                  |      |      |      |                 |  |
| Clock frequency data transfer Mode (PP) <sup>(3)</sup> | f <sub>pp</sub>  | 0    | 26   | MHz  | CL≦30pF         |  |
| Clock frequency Identification<br>Mode (OD)            | f <sub>OD</sub>  | 0    | 400  | kHz  |                 |  |
| Clock low time                                         | t <sub>WL</sub>  | 10   | 1    | ns   | CL≦30pF         |  |
| Clock high time                                        | t <sub>WH</sub>  | 10   | -    | ns   | CL≦30pF         |  |
| Clock rise time <sup>(4)</sup>                         | t <sub>TLH</sub> | -    | 10   | ns   | CL≦30pF         |  |
| Clock fall time                                        | t <sub>THL</sub> | _    | 10   | ns   | CL≦30pF         |  |
| Inputs CMD, DAT (referenced to CLK)                    |                  |      |      |      |                 |  |
| Input set-up time                                      | t <sub>ISU</sub> | 3    | -    | ns   | CL≦30pF         |  |
| Input hold time                                        | t <sub>IH</sub>  | 3    | -    | ns   | CL≦30pF         |  |
| Outputs CMD, DAT (referenced to CLK)                   |                  |      |      |      |                 |  |
| Output set-up time <sup>(5)</sup>                      | t <sub>osu</sub> | 11.7 | _    | ns   | CL≦30pF         |  |
| Output hold time <sup>(5)</sup>                        | tон              | 8.3  | -    | ns   | CL≦30pF         |  |

<sup>&</sup>lt;sup>(1)</sup>The device must always start with the backward-compatible interface timing. The timing mode can be switched to high-speed interface timing by the host sending the SWITCH command (CMD6) with the argument for high-speed interface select.

© 2015 - 2017 MediaTek Inc.

Page 101 of 124

 $<sup>^{(2)}</sup>$ CLK timing is measured at 50% of  $V_{\text{CCQ}}$ 





<sup>(3)</sup>For compatibility with devices that support the v4.2 standard or earlier, host should not use frequency greater than 26MHz before switching to high-speed interface timing.

(4)CLK rise and fall times are measured by min(V<sub>IH</sub>) and max(V<sub>IL</sub>)

 $^{(5)}t_{OSU}$  and  $t_{OH}$  are defined as values from clock rising edge. However, there may be devices which utilize clock falling edge to output data in backward compatibility mode. Therefore, it is recommended for hosts either to set  $t_{WL}$  values as long as possible within the range which will not go over  $t_{CK}$ - $t_{OH(min)}$  in the system or to use slow clock frequency, so that host could have data set up margin for those devices. In this case, each device which utilizes clock falling edge might show the correlation either between  $t_{WL}$  and  $t_{OSU}$  or between  $t_{CK}$  and  $t_{OSU}$  for the device in its own datasheet as a note or an application notes.

Table 8.3-11. eMMC interface characteristics (High-speed Device)

| Parameter                                   | Symbol            | Min. | Max.              | Unit              | Description          |  |
|---------------------------------------------|-------------------|------|-------------------|-------------------|----------------------|--|
| Clock CLK <sup>(1)</sup>                    |                   |      |                   |                   |                      |  |
| Clock frequency Data Transfer               |                   | 0    | 52 <sup>(3)</sup> | MHz               | C <sub>L</sub> ≦30pF |  |
| Mode (PP) <sup>(2)</sup>                    |                   | 32   | 141112            | Tolerance:+100KHz |                      |  |
| Clock frequency Identification<br>Mode (OD) | f <sub>OD</sub>   | 0    | 400               | kHz               | Tolerance:+20KHz     |  |
| Clock low time                              | twL               | 6.5  | -                 | ns                | C <sub>L</sub> ≦30pF |  |
| Clock high time                             | twH               | 6.5  | -                 | ns                | C <sub>L</sub> ≦30pF |  |
| Clock rise time <sup>(4)</sup>              | t <sub>TLH</sub>  | _    | 3                 | ns                | C <sub>L</sub> ≦30pF |  |
| Clock fall time                             | t <sub>THL</sub>  | 1    | 3                 | ns                | C <sub>L</sub> ≦30pF |  |
| Inputs CMD, DAT (referenced to CLK)         |                   |      |                   |                   |                      |  |
| Input set-up time                           | t <sub>ISU</sub>  | 3    | _                 | ns                | C <sub>L</sub> ≦30pF |  |
| Input hold time                             | t <sub>IH</sub>   | 3    | 1                 | ns                | C <sub>L</sub> ≦30pF |  |
| Outputs CMD, DAT (referenced to CLK)        |                   |      |                   |                   |                      |  |
| Output delay time during data transfer      | t <sub>ODLY</sub> | -    | 13.7              | ns                | C <sub>L</sub> ≦30pF |  |
| Output hold time                            | t <sub>OH</sub>   | 2.5  | ı                 | ns                | C <sub>L</sub> ≦30pF |  |
| Signal rise time <sup>(5)</sup>             | T <sub>RISE</sub> | _    | 3                 | ns                | C <sub>L</sub> ≦30pF |  |
| Signal fall time                            | T <sub>FALL</sub> | _    | 3                 | ns                | C <sub>L</sub> ≦30pF |  |

 $<sup>^{(1)}</sup>$ CLK timing is measured at 50% of  $V_{CCQ}$ 

© 2015 - 2017 MediaTek Inc.

Page 102 of 124

<sup>&</sup>lt;sup>(2)</sup>An eMMC shall support the full frequency range from 0MHz – 26MHz, or 0MHz – 52MHz

<sup>(3)</sup> Devices can operate as high-speed device interface timing at 26MHz clock frequency.

<sup>&</sup>lt;sup>(4)</sup>CLK rise and fall times are measured by min( $V_{IH}$ ) and max( $V_{IL}$ ).

<sup>&</sup>lt;sup>(5)</sup>Inputs CMD, DAT rise and fall times are measured by min( $V_{IH}$ ) and max( $V_{IL}$ ), and outputs CMD, DAT rise and fall times are measured by min( $V_{OH}$ ) and max( $V_{OL}$ ).



### 8.3.7. USB2.0 interface characteristics

The operating characteristics of the USB2.0 controller at typical temperature (25°C) are shown in Figure 8-12, Figure 8-13 and Table 8.3-12.



Figure 8-12. USB2.0 interface timing diagram (Full-Speed)



Figure 8-13. USB2.0 interface timing diagram (high-speed)

Table 8.3-12. USB2.0 interface characteristics

| Parameter                         | Symbol | Min.  | Max. | Unit | Description |  |
|-----------------------------------|--------|-------|------|------|-------------|--|
| Input Levels for Full-Speed       |        |       |      |      |             |  |
| Differential Input Sensitivity    | VDI    | 0.2   | -    | V    |             |  |
| Differential Common Mode Range    | VcM    | 0.8   | 2.5  | V    |             |  |
| Output Levels for Full-Speed      |        |       |      |      |             |  |
| Low                               | VoL    | 0.0   | 0.3  | V    |             |  |
| High                              | Vон    | 2.8   | 3.6  | V    |             |  |
| SE1                               | Vose1  | 0.8   | _    | V    |             |  |
| Full-Speed Driver Characteristics |        |       |      |      |             |  |
| Rise Time                         | TFR    | 4     | 20   | ns   |             |  |
| Fall Time                         | TFF    | 4     | 20   | ns   |             |  |
| Output Signal Crossover Voltage   | Vcrs   | 1.3   | 2.0  | V    |             |  |
| Input Levels for High-Speed       |        |       |      |      |             |  |
| Squelch detection threshold       | VHSSQ  | 100   | 200  | mV   |             |  |
| Data signaling common mode range  | VHSCM  | -50   | 500  | mV   |             |  |
| Output Levels for High-Speed      |        |       |      |      |             |  |
| High-speed idle level             | VHSOI  | -10.0 | 10.0 | mV   |             |  |



| Parameter                            | Symbol  | Min.   | Max.   | Unit | Description |  |
|--------------------------------------|---------|--------|--------|------|-------------|--|
| High-speed data signaling high       | VHSOH   | 360    | 440    | mV   |             |  |
| High-speed data signaling low        | VHSOL   | -10.0  | 10.0   | mV   |             |  |
| Chirp J level (differential voltage) | VCHIRPJ | 700    | 1100   | mV   |             |  |
| Chirp K level (differential voltage) | VCHIRPK | -900   | -500   | mV   |             |  |
| High-Speed Driver Characteristics    |         |        |        |      |             |  |
| Rise Time (10% - 90%)                | THSR    | 500    | 1      | ps   |             |  |
| Fall Time (10% - 90%)                | THSF    | 500    | -      | ps   |             |  |
| High-Speed Clock Timings             |         |        |        |      |             |  |
| Data Rate                            | THSDRAT | 479.76 | 480.24 | Mb/s |             |  |
| Terminations                         |         |        |        |      |             |  |
| Pull-up Resistor                     | Rpu     | 0.9    | 1.575  | kΩ   |             |  |
| Pull-down Resistor                   | Rpd     | 14.25  | 24.8   | kΩ   |             |  |

# 8.4. Display controller

The display controller provides MIPI DBI TYPE-C (Display Bus Interface — serial data transfer type interface mode and MIPI DSI (Display Serial Interface) interface mode with the following features:

- Supports four layers of overlay with individual color depth, window size, vertical and horizontal offset, source key, dither and alpha value
- Supports ARGB8888, PARGB8888, ARGB6666, PARGB6666, RGB888, RGB 565, YUYV422, 1/2/4 index input color formats
- Supports index color look-up table of up to 16 colors
- Supports per pixel alpha channel
- Supports hardware display rotation
- Supports true color engine
- Supports 65K color levels (RGB565), 262K color levels (RGB666) and 16M color levels (RGB888) LCM formats
- Supports adaptive ambient light control for DRE enhancement and CABC compensation for sunlight visibility and backlight power saving

#### 8.4.1. MIPI DBI TYPE-C Interface

MIPI DBI TYPE-C interface has the following features:

- Supports LCD module with maximum resolution of up to 320 x 320 (when operating in 2-data-pin mode)
- Supports 3-wire and 4-wire serial data interface (9/10/16/18-bit data per transaction)
- Supports 2-data-pin serial interface (16/18/24-bit data per transaction)

© 2015 - 2017 MediaTek Inc.

Page 104 of 124

#### MT2523 Series Datasheet



- Supports cs\_stay\_low and single A0 mode
- Supports start byte mode
- Capable of simultaneous connection to two serial LCD modules (LSCE0, LSCE1)

#### 8.4.2. MIPI DSI Interface

The display serial interface (DSI) is based on MIPI Alliance Specification, supporting high-speed serial data transfer between the host processor and peripheral devices such as display modules. DSI supports command mode data transfer defined in MIPI specification, and it also provides bidirectional transmission with low-power mode to receive messages from the peripheral.

The DSI engine has the following features for display serial interface:

- One clock lane and one data lane
- Throughput up to 100 Mbps for one data lane
- Bidirectional data transmission in low-power mode in data lane 0
- Uni-directional data transmission in high-speed mode in data lane 0
- DCS command transmission
- Pixel format of RGB565/loosely RGB666/RGB888
- Supports non-continuous high-speed transmission in data lanes
- Supports peripheral TE and external TE signal detection
- Supports ultra-low power mode control

#### 8.5. MIPI DBI TYPE-C interface characteristics

For 3-wire serial data interface:

- LSCE: Chip select, a falling edge of this signal indicates the start of transmission. The interface will be initialized when this signal is HIGH.
- LSCK: Serial transfer clock
- LSDA: Serial input/output data

For 4-wire serial data interface:

- LSCE: Chip select, a falling edge of this signal indicates the start of transmission. The interface will be initialized when this signal is HIGH.
- LSCK: Serial transfer clock
- LSDA: Serial input/output data
- LSA0: Data/command select. Will be HIGH if there is data transaction; otherwise LOW

For 2-data-pin mode:

• LSCE: Chip select, a falling edge of this signal indicates the start of transmission. The interface will be initialized when this signal is HIGH.

© 2015 - 2017 MediaTek Inc.

Page 105 of 124



- LSCK: Serial transfer clock
- LSDA: Serial input/output data
- LSA0: Serial output data

#### 8.5.1. Serial Data Write Mode



Figure 8-14. 3-wire serial data interface



Figure 8-15. 4-wire serial data interface



Figure 8-16. 2-data pin mode

© 2015 - 2017 MediaTek Inc.

Page 106 of 124



| Signal    | Symbol | Parameter                    | Min. | Max. | Unit | Description |
|-----------|--------|------------------------------|------|------|------|-------------|
| LSCK      | Tcycle | Serial clock cycle           | 16   | -    | ns   |             |
|           | Tckh   | Clock High pulse width       | 7.2  | -    | ns   |             |
|           | Tckl   | Clock Low pulse width        | 7.2  | -    | ns   |             |
| LSCE      | Tcehw  | Chip select High pulse width | 16   | -    | ns   |             |
|           | Tcss   | Chip select valid time       | 15   | -    | ns   |             |
|           | Tcsh   | Chip select hold time        | 15   | -    | ns   |             |
| LSDA/LSA0 | Tdov   | Data output valid time       | 7    | -    | ns   |             |
|           | Tdht   | Data output hold time        | 7    | _    | ns   |             |

Table 8.5-1. Serial interface characteristics during write operation

#### 8.5.2. Serial Data Read Mode



Figure 8-17. 3-wire serial interface

Table 8.5-2. Serial interface characteristics during read operation

| Signal    | Symbol  | Parameter                             | Min. | Max. | Unit | Description |
|-----------|---------|---------------------------------------|------|------|------|-------------|
| LSCK      | Trcycle | Serial clock cycle (read)             | 67   | -    | ns   |             |
|           | Trckh   | Read clock High pulse width (read)    | 33   | -    | ns   |             |
|           | Trckl   | Clock Low pulse width (read)          | 33   | -    | ns   |             |
| LSCE      | Trcehw  | Chip select High pulse width (read)   | 67   | -    | ns   |             |
|           | Trcss   | Chip select valid time (read)         | 44   | -    | ns   |             |
|           | Trcsh   | Chip select hold time (read)          | 44   | -    | ns   |             |
| LSDA/LSA0 | Tridrs  | Input data required setup time (read) | 33   | -    | ns   |             |
|           | Tridrh  | Input data required hold time (read)  | 33   | -    | ns   |             |



## 8.6. MIPI DBI TYPE-C Interface Color Coding

#### 8.6.1. 3-wire Serial Data Interface Write (A0+8-bit)



Figure 8-18. 3-wire serial interface (A0+8-bit)

• For RGB565 output format:

 $D[15:0] = \{ R[4:0], G[5:0], B[4:0] \}, 1 \text{ pixel/2 transactions}$ 

For RGB666 output format:

 $\{D[23:18],D[15:10],D[7:2]\}=\{R[5:0],G[5:0],B[5:0]\}, 1 pixel/3 transactions$ 

• For RGB888 output format:

 $D[23:0] = \{ R[7:0], G[7:0], B[7:0] \}, 1 \text{ pixel/3 transactions}$ 

#### 8.6.2. 3-wire Serial Data Interface Write (A0+9-bit)



Figure 8-19. 3-wire serial interface (A0+9-bit)

• For RGB666: {D[17:0]}= {R[5:0],G[5:0],B[5:0]}, 1 pixel/2 transactions

#### Three other modes:

1. A0+ 16-bit mode for RGB565: 1 pixel/1 transaction

2. A0+ 18-bit mode for RGB666: 1 pixel/1 transaction

3. A0+ 24-bit mode for RGB888: 1 pixel/1 transaction

© 2015 - 2017 MediaTek Inc.

Page 108 of 124



#### 8.6.3. 4-wire Serial Data Interface Write (8-bit)



Figure 8-20. 4-wire serial interface write (8-bit)

For RGB565:

 $D[15:0] = \{ R[4:0], G[5:0], B[4:0] \}, 1 \text{ pixel/2 transactions}$ 

For RGB666:

 $\{D[23:18], D[15:10], D[7:2]\} = \{R[5:0], G[5:0], B[5:0]\}, 1 \text{ pixel/3 transactions}$ 

For RGB888:

 $D[23:0] = \{ R[7:0], G[7:0], B[7:0] \}, 1 \text{ pixel/3 transactions}$ 

#### Four other modes:

- 9-bit mode for RGB666: 1 pixel/2 transactions
- 16-bit mode for RGB565: 1 pixel/1 transaction
- 18-bit mode for RGB666: 1 pixel/1 transaction
- 24-bit mode for RGB888: 1 pixel/1 transaction

#### 8.6.4. 2-data-pin Mode Write (A0+8-bit)



Figure 8-21. 2-data-pin mode write (A0+8-bit)

• For RGB565:

 $\{D[15:0]\}=\{R[4:0],G[5:0],B[5:0]\}, 1 pixel/1 transaction$ 

© 2015 - 2017 MediaTek Inc.

Page 109 of 124



• For RGB888:

D[47:23] = R1{7:0], G1 [7:0],B1 [7:0]}

D [23: 0] = R0{7:0], G0 [7:0], B0 [7:0]}, 2 pixels/3 transactions

#### 8.6.5. 2-data-pin Mode Write (A0+9-bit)



Figure 8-22. 2-data-pin mode write (A0+9-bit)

• For RGB666:

 $D[17:0] = \{R[5:0], G[5:0], B[5:0]\}, 1 \text{ pixel/1 transaction}$ 

#### 8.6.6. 2-data pin Mode Write (A0+12-bit)



Figure 8-23. 2-data-pin mode write (A0+12-bit)

For RGB888:

 $D[23:0] = \{ R\{7:0\}, G[7:0], B[7:0] \}, 1 \text{ pixel/1 transaction}$ 

#### 8.7. MIPI DSI interface characteristics

#### 8.7.1. MIPI D-PHY HS/LP Transmitter characteristic

The parameters given in Table 8.7-1 are MIPI HS/LP Transmitter DC/AC characteristics.

Table 8.7-1 HS transmitter DC specifications

| Parameter  | Description                     | Min. | Nom. | Max. | Units  |
|------------|---------------------------------|------|------|------|--------|
| ΔVCMTX(LF) | Common-level variation          | _    | _    | 25   | mVPEAK |
| tR and tF  | 20%-80% rise time and fall time | -    | -    | 0.3  | UI     |
|            |                                 | 100  | _    | _    | ps     |

© 2015 - 2017 MediaTek Inc.

Page 110 of 124



| Parameter | Description | Min. | Nom. | Max. | Units |
|-----------|-------------|------|------|------|-------|
|           |             |      | -    | -    |       |

**Table 8.7-2 HS Transmitter AC Specifications** 

| Parameter   | Description                                                     | Min. | Nom. | Max. | Units |
|-------------|-----------------------------------------------------------------|------|------|------|-------|
| VCMTX       | HS transmit static common-                                      | 150  | 200  | 250  | mV    |
| ΔVCMTX(1,0) | VCMTX mismatch when output is  Differential-1 or Differential-0 | _    | 1    | 5    | mV    |
| VOD         | HS transmit differential voltage                                | 140  | 200  | 270  | mV    |
| ΔVOD        | VOD mismatch when output is  Differential-1 or Differential-0   | _    | _    | 14   | mV    |
| VOHHS       | HS output high voltage                                          | _    | 1    | 360  | mV    |
| ZOS         | Single ended output impedance                                   | 40   | 50   | 62.5 | Ω     |
| ΔZOS        | Single ended output impedance mismatch                          | _    | _    | 10   | %     |

**Table 8.7-3 LP Transmitter AC Specifications** 

| Parameter        | Description                        | Min. | Nom. | Max. | Units |
|------------------|------------------------------------|------|------|------|-------|
| $V_{OH}$         | Thevenin output high level         | 1.1  | 1.2  | 1.3  | V     |
|                  |                                    | 0.95 | _    | 1.3  | V     |
| V <sub>OL</sub>  | Thevenin output low level          | -50  | -    | 50   | mV    |
| Z <sub>OLP</sub> | Output impedance of LP transmitter | 110  | _    | _    | Ω     |

#### 8.7.2. HS clock transmission

Figure 8-24 shows high-speeds clock transmission waveform the parameters are listed in Table 8.7-4.







Figure 8-24. HS clock transmission

Table 8.7-4. HS clock transmission timing parameters

| Parameter                       | Description                                                                                                                                                                                                           | Min.                                | Тур. | Max.                | Unit |
|---------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|------|---------------------|------|
| TCLK-MISS                       | Timeout for receiver to detect absence of clock transitions and disable the Clock Lane HS-RX                                                                                                                          | _                                   | -    | 60                  | ns   |
| TCLK-<br>POST                   | Time that the transmitter continues to send HS clock after the last associated Data Lane has transitioned to LP mode. The interval is defined as the period from the end of THS-TRAIL to the beginning of TCLK-TRAIL. | 60 ns + 52*UI                       | ı    | ı                   | ns   |
| TCLK-PRE                        | Time that the HS clock should be driven by the transmitter prior to any associated Data Lane starting the transition from LP to HS mode                                                                               | 8                                   | ı    | -                   | ns   |
| TCLK-<br>PREPARE                | Time that the transmitter drives the Clock Lane LP-00 Line state immediately before the HS-0 Line state starts the HS transmission                                                                                    | 38                                  | ı    | 95                  | ns   |
| TCLK-<br>SETTLE                 | Time interval during which the HS receiver should ignore any Clock Lane HS transition, starting from the beginning of TCLK-PREPARE                                                                                    | 95                                  | ı    | 300.0               | ns   |
| TCLK-<br>TERM-EN                | Time for the Clock Lane receiver to enable the HS line termination, starting from the time point when Dn crosses VIL, MAX                                                                                             | Time for Dn<br>to reach<br>VTERM-EN | ı    | 38                  | ns   |
| TCLK-<br>TRAIL                  | Time that the transmitter drives the HS-0 state after the last payload clock bit of a HS transmission burst                                                                                                           | 60                                  | I    | -                   | ns   |
| TCLK-<br>PREPARE +<br>TCLK-ZERO | TCLK-PREPARE + time that the transmitter drives the HS-0 state prior to starting the clock                                                                                                                            | 300                                 | _    | -                   | ns   |
| TEOT                            | Transmitted time interval from the start of THS-<br>TRAIL or TCLK-TRAIL, to the start of the LP-11<br>state following a HS burst                                                                                      | _                                   | _    | 105 ns +<br>n*12*UI | ns   |

© 2015 - 2017 MediaTek Inc.

Page 112 of 124



#### 8.7.3. HS data transmission

Figure 8-25 shows high-speeds data transmission waveform and the parameters are listed in Table 8.7-5.





Figure 8-25. HS data transmission in bursts

Table 8.7-5. HS data transmission timing parameter

| Parameter       | Description                                                                                                                       | Min.                                | Тур. | Max.         | Unit |
|-----------------|-----------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|------|--------------|------|
| TD-TERM-<br>EN  | Time for the Data Lane receiver to enable the HS line termination, starting from the time point when Dn crosses VIL, MAX          | Time for Dn<br>to reach<br>VTERM-EN | ı    | 35 ns + 4*UI | ns   |
| THS-EXIT        | Time that the transmitter drives LP-11 following a HS burst                                                                       | 100                                 | _    |              | ns   |
| THS-<br>PREPARE | Time that the transmitter drives the Data Lane LP-00 Line state immediately before the HS-0 Line state starts the HS transmission | 40 ns + 4*UI                        | _    | 85 ns + 6*UI | ns   |
|                 | THS-PREPARE + time that the transmitter drives the HS-0 state prior to transmitting the sync sequence                             | 145 ns +<br>10*UI                   | _    |              | ns   |

© 2015 - 2017 MediaTek Inc.

Page 113 of 124



| Parameter      | Description                                                                                                                                                                                                                                                                                                 | Min.                                | Тур. | Max.              | Unit |
|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|------|-------------------|------|
| THS-<br>SETTLE | Time interval during which the HS receiver should ignore any Data Lane HS transitions, starting from the beginning of THS-PREPARE. The HS receiver should ignore any Data Lane transition before the minimum value, and the HS receiver should respond to any Data Lane transition after the maximum value. | 85 ns + 6*UI                        | -    | 145 ns +<br>10*UI | ns   |
| THS-SKIP       | Time interval during which the HS-RX should ignore any transitions on the Data Lane, following a HS burst. The end point of the interval is defined as the beginning of the LP-11 state following the HS burst.                                                                                             | 40                                  | 1    | 55 ns + 4*UI      | ns   |
| THS-TRAIL      | Time that the transmitter drives the flipped differential state after last payload data bit of a HS transmission burst                                                                                                                                                                                      | max( n*8*UI,<br>60 ns +<br>n*4*UI ) | -    | _                 | ns   |

#### 8.7.4. Turnaround Procedure

Figure 8-26 and Figure 8-27 shows turnaround procedure and the parameters are listed in Table 8.7-6.



Figure 8-26. Turnaround procedure from MCU to display module



Figure 8-27. Turnaround procedure from display module to MCU

Table 8.7-6. Low power mode timing parameter

| Parameter  | Description                                                                                        | Min. | Тур.               | Max. | Unit |
|------------|----------------------------------------------------------------------------------------------------|------|--------------------|------|------|
| TLPX(M)    | Transmitted length of any Low-Power state period from MCU to display module                        | 100  | ı                  | -    | ns   |
| TTA-GET(M) | Time that the MCU drives the Bridge state (LP-00) after accepting control during a Link Turnaround | -    | 5*T <sub>LPX</sub> | -    | ns   |

© 2015 - 2017 MediaTek Inc.

Page 114 of 124



| Parameter       | Description                                                                                                                    | Min.      | Тур.               | Max.               | Unit |
|-----------------|--------------------------------------------------------------------------------------------------------------------------------|-----------|--------------------|--------------------|------|
| TTA-GO(M)       | Time that the MCU drives the Bridge state (LP-00) before releasing control during a Link Turnaround                            | _         | 4*T <sub>LPX</sub> | 1                  | ns   |
| TTA-<br>SURE(M) | Time that the MCU waits after the LP-10 state before transmitting the Bridge state (LP-00) during a Link Turnaround            | $T_{LPX}$ | _                  | 2*T <sub>LPX</sub> | ns   |
| TLPX(D)         | Transmitted length of any Low-Power state period from display module to MCU                                                    | 100       | -                  | -                  | ns   |
| TTA-GET(D)      | Time that the display module drives the Bridge state (LP-00) after accepting control during a Link Turnaround.                 | _         | 5*T <sub>LPX</sub> | -                  | ns   |
| TTA-GO(D)       | Time that the display module drives the Bridge state (LP-00) before releasing control during a Link Turnaround                 | -         | 4*T <sub>LPX</sub> | -                  | ns   |
| TTA-SURE(D)     | Time that the display module waits after the LP-10 state before transmitting the Bridge state (LP-00) during a Link Turnaround | $T_{LPX}$ | -                  | 2*T <sub>LPX</sub> | ns   |

## 8.8. MIPI DSI Interface Color Coding

The MIPI DSI interface supports RGB565/loosely RGB666/RGB888 pixel formats as defined in MIPI DCS specification.



Figure 8-28. Pixel format of RGB565



Figure 8-29. Pixel format of loose RGB666

© 2015 - 2017 MediaTek Inc.

Page 115 of 124



#### **MT2523 Series Datasheet**



Figure 8-30. Pixel format of RGB565



# 9. Package Information

## 9.1. MT2523G mechanical data of the package







© 2015 - 2017 MediaTek Inc.

Page 117 of 124









|                                  |        | 0 1 1  | Comm  | on Dimer | nsions |  |
|----------------------------------|--------|--------|-------|----------|--------|--|
| Item                             |        | Symbol | MIN.  | NOM.     | MAX.   |  |
| Package Type                     |        |        | TFBGA |          |        |  |
| Body Size                        | X      | D      | 9.10  | 9.20     | 9.30   |  |
|                                  | Y      | E      | 5.90  | 6.00     | 6.10   |  |
| Ball Pitch                       | X      | eD     |       | 0.40     |        |  |
|                                  | Υ      | еE     |       | 0.40     |        |  |
| Mold Thickness                   |        | А3     |       | 0.70 Ref |        |  |
| Substrate Thickness              |        | A2     |       | 0.13 Ref |        |  |
| Substrate+Mold Thickness         |        | A4     | 0.78  | 0.83     | 0.88   |  |
| Total Thickness                  |        | А      | -     | -        | 1.05   |  |
| Ball Diameter                    |        |        | 0.25  |          |        |  |
| Ball Stand Off                   |        | A1     | 0.10  | 0.15     | 0.20   |  |
| Ball Width                       |        | Ь      | 0.22  | 0.27     | 0.32   |  |
| Package Edge Tolerance           |        | aaa    |       | 0.05     |        |  |
| Mold Flatness                    |        | ccc    |       | 0.10     |        |  |
| Coplanarity                      |        | ddd    |       | 0.08     |        |  |
| Ball Offset (Package)            |        | eee    |       | 0.15     |        |  |
| Ball Offset (Ball)               |        | fff    |       | 0.05     |        |  |
| Ball Count                       |        | n      | 246   |          |        |  |
| Edge Ball Center to Center       | X      | D1     | 8.40  |          |        |  |
| 3                                | Y      | E1     |       | 5.20     |        |  |
| Edge Ball Center to Package Edge | X<br>Y | gD<br> | 0.40  |          |        |  |
|                                  | Y      | gE     |       | 0.40     |        |  |

Figure 9-1. Outlines and dimensions of MT2523G TFBGA 9.2 mm\*6 mm, 246-ball, 0.4mm pitch package

## 9.2. MT2523G thermal operating specifications

Table 9.2-1. MT2523G thermal operating specifications

| Description                                             | Value | Unit  |
|---------------------------------------------------------|-------|-------|
| Thermal resistance from device junction to package case | 14    | C/W   |
| Maximum package temperature                             | 65    | Deg C |
| Maximum power dissipation                               | 0.7   | W     |

© 2015 - 2017 MediaTek Inc.



## 9.3. MT2523D and MT2523S package mechanical data







© 2015 - 2017 MediaTek Inc.

Page 120 of 124









| Item                             |                        | 6 1 1  | Common Dimensions |              |              |
|----------------------------------|------------------------|--------|-------------------|--------------|--------------|
|                                  |                        | Symbol | MIN.              | NOM.         | MAX.         |
| Package Type                     |                        |        | TFBGA             |              |              |
| Body Size                        | X                      | D<br>E | 6.10<br>5.70      | 6.20<br>5.80 | 6.30<br>5.90 |
|                                  | X                      | eD     | 0.40              |              |              |
| Ball Pitch                       | Υ                      | еE     | 0.40              |              |              |
| Mold Thickness                   |                        | А3     | 0.70 Ref.         |              |              |
| Substrate Thickness              |                        | A2     | 0.13 Ref.         |              |              |
| Substrate+Mold Thickness         |                        | A4     | 0.78              | 0.83         | 0.88         |
| Total Thickness                  |                        | А      | -                 | -            | 1.05         |
| Ball Diameter                    |                        |        | 0.25              |              |              |
| Ball Stand Off                   | A1                     | 0.10   | 0.15              | 0.20         |              |
| Ball Width                       |                        | Ь      | 0.22              | 0.27         | 0.32         |
| Package Edge Tolerance           |                        | aaa    | 0.05              |              |              |
| Mold Flatness                    |                        | ccc    | 0.10              |              |              |
| Coplanarity                      |                        | ddd    | 0.08              |              |              |
| Ball Offset (Package)            |                        | eee    | 0.15              |              |              |
| Ball Offset (Ball)               |                        | fff    | 0.05              |              |              |
| Ball Count                       |                        | n      | 165               |              |              |
| Edge Ball Center to Center       | X D1 5.60<br>Y F1 5.20 |        |                   |              |              |
|                                  | X                      | gD     | 0.30              |              |              |
| Edge Ball Center to Package Edge | Y                      | gE     | 0.30              |              |              |

Figure 9-2. Outlines and dimensions of MT2523D and MT2523S TFBGA 6.2 mm\*5.8 mm, 165-ball, 0.4mm pitch package

## 9.4. MT2523D and MT2523S thermal operating specifications

Table 9.4-1. MT2523D thermal operating specifications

| Description                                             | Value | Unit |
|---------------------------------------------------------|-------|------|
| Thermal resistance from device junction to package case | 14.23 | C/W  |
| Maximum package temperature                             | 85    | °C   |
| Maximum power dissipation                               | 0.55  | W    |

## 9.5. MT2523 series lead-free packaging

The MT2523 series platform is provided in a lead-free package and meets RoHS requirements.

© 2015 - 2017 MediaTek Inc.

Page 122 of 124



## 10. Ordering Information

### 10.1. MT2523 series top marking definition



Figure 10-1. Mass production top marking of MT2523G



Figure 10-2. Mass production top marking of MT2523D







Figure 10-3. Mass production top marking of MT2523S

Table 10.1-1. Ordering information

| Product number | Package | Description                        |
|----------------|---------|------------------------------------|
| MT2523GA       | TFBGA   | 9.2mm*6mm, 246-ball, 0.4mm pitch   |
|                |         | Package, non-security version      |
| MT2523DA       | TFBGA   | 6.2mm*5.8mm, 165-ball, 0.4mm pitch |
|                |         | Package, non-security version      |
| MT2523SA       | TFBGA   | 6.2mm*5.8mm, 165-ball, 0.4mm pitch |
|                |         | Package, non-security version      |